



# BULETINUL ŞTIINŢIFIC

Universității "POLITEHNICA" din Timişoara, România

Seria ELECTRONICĂ ȘI TELECOMUNICAȚII

Număr special dedicat Simpozionului de "Electronică și Telecomunicații, ETc 2006"

Timişoara, 21-22 septembrie, 2006

# SCIENTIFIC BULLETIN

0

the "POLITEHNICA" University of Timişoara, Romania

Transactions on ELECTRONICS AND COMMUNICATIONS

Tomul 51 (65), Fascicola 1, 2006 ISSN 1583-3380



# Editor in chief:

Prof. Dr. Eng. Ioan Naforniță

# **Editorial Board:**

Prof. Dr. Eng. Virgil Tiponuț

Prof. Dr. Eng. Alexandru Isar

Conf. Dr. Eng. Dorina Isar

Prof. Dr. Eng. Traian Jurcă

Prof. Dr. Eng. Aldo De Sabata

Prof. Dr. Eng. Mihail Tănase

As. Eng. Maria Kovaci - Editorial secretary

As. Eng. Maria Kovaci - Tehnoredactor

# **International Scientific Committee**

# **Honorary Chairman:**

Prof. Dr. Jaakko Astola, Tampere University of Technology, Finland

## Chairman:

Prof. Dr. Eng. Marius Otesteanu, "Politehnica" University of Timisoara, dean of the Faculty of Electronics and Telecommunications, Romania

## Members:

Prof. Dr. Kyoki Imamura, Kyushu Institute of Technology, Japan

Prof. Dr. Emil Petriu, SITE, University of Ottawa, Canada

Prof. Dr. Andre Quinquis, ENSIETA Bretagne, Brest, France

Prof. Dr. Maria Victoria Rodellar Biarge, Politecnic University of Madrid, Spain

Prof. Nasir Memon, Department of Computer and Information Science, New York Polytechnic University, USA

Prof. Dr. Eng. Axel Graeser, Institut für Automatisierungstechnik (IAT), Universitty Bremen

Prof. Dr. Vilem Srovnal, VSB Technical University of Ostrava, Czeck Republic

Prof. Dr. Frantisek Zezulka, Brno University of Technology, Czech Republic

Prof. Dr. Axel Sikora, BerufsakademieLoerrach, Germany

M. C. Dr. Sorin Moga, ENST Bretagne, Brest, France

Prof. Dr. Eng.Dr.h.c.mult. Rolf Dietert Schraft, Director Fraunhofer Institute for Manufacturing Engineering and Automation Stuttgart, Germany

Prof. Dr. Eng. Werner Braatz, Fachhochschule Roseneheim, Germany

Prof. Dr. Eng. Werner Neddermeyer, Fachhochschule Gelsenkirchen, Germany

Prof. Dr. Ladislau Matekovits, Politecnico di Torino, Italy

Prof. Dr. Kuba Attila, University of Szeged, Institute of Informatics, Hungary

Prof. Dr. Palagyi Kalman, University of Szeged, Institute of Informatics, Hungary

Prof. Dr. Eng. Teodor Petrescu, "Politehnica" University of Bucharest, Romania

Prof. Dr. Eng. Adelaida Mateescu, "Politehnica" University of Bucharest, Romania

Acad. Adrian Rusu, "Politehnica" University of Bucharest

Prof. Dr. Eng. Silviu Ciochina, "Politehnica" University of Bucharest, Romania

Prof. Dr. Eng. Lucian Stanciu, "Politehnica" University of Bucharest, Romania Prof. Dr. Eng. Brandusa Pantelimon, "Politehnica" University of Bucharest, Romania Prof. Dr. Eng. Dimitrie Alexa, Technical University "Gheorghe Asachi", Iasi, Romania Prof. Dr. Eng. Aurel Vlaicu, Technical University of Cluj-Napoca, Romania Prof. Dr. Eng. Monica Borda, Technical University of Cluj-Napoca, Romania Prof. Dr. Eng. Virgil Dobrota, Technical University of Cluj-Napoca, Romania Prof. Dr. Eng. Serban Lungu, Technical University of Cluj-Napoca, Romania Prof. Dr. Eng. Vladimir Rasvan, University of Craiova, Romania Prof. Dr. Eng. Iuliu Szekely, "Transilvania" University of Brasov, Romania Prof. Dr. Eng. Cornelia Gordan, University of Oradea, Romania Dr. Eng. Stefan Victor Nicolaescu, National Communications Research Institute, Bucharest, Romania Prof. Dr. Eng. Ioan Nafornita, "Politehnica" University of Timisoara Prof. Dr. Eng. Corneliu Toma, "Politehnica" University of Timisoara Prof. Dr. Eng. Miranda Nafornita, "Politehnica" University of Timisoara Prof. Dr. Eng. Radu Vasiu, "Politehnica" University of Timisoara Prof. Dr. Eng. Alexandru Isar, "Politehnica" University of Timisoara Prof. Dr. Eng. Viorel Popescu, "Politehnica" University of Timisoara Prof. Dr. Eng. Virgil Tiponut, "Politehnica" University of Timisoara Prof. Dr. Eng. Horia Carstea, "Politehnica" University of Timisoara Prof. Dr. Eng. Alimpie Ignea, "Politehnica" University of Timisoara Prof. Dusan Popov, "Politehnica" University of Timisoara Prof. Dr. Eng. Andrei Campeanu, "Politehnica" University of Timisoara Prof. Dr. Eng. Liviu Toma, "Politehnica" University of Timisoara Prof. Dr. Eng. Aurel Gontean, "Politehnica" University of Timisoara

### DEAN'S WELCOME SPEECH

Dear colleagues,

I wish you a warm welcome to the seventh edition of the "Symposium of Electronics and Telecommunications – ETc 2006".

We started the first edition in 1994, as a national event, with Proceedings printed in Romanian. With each edition, every second year, we saw a continuous increase in both quantity and quality of papers, submitted by well known researchers from universities and industry, from Romania and abroad. The Symposium became quickly an international event, having papers published in English, in our Scientific Bulletin of the Politehnica University.

During the last years, the Bulletin and the Symposium have been supported by an international reviewers committee, with increased expertise and exigency. As a result, for the present edition, the committee accepted only 89 papers for presentation and publication, out of 122 submitted papers, resulting a rejection ratio of 27 %. I wish to express my gratitude to the members of the International Scientific Committee for the hard work and the time they dedicated to the revision of manuscripts.

Our Organizing Committee is proud to have the opportunity to publish such highly ranked papers in two dedicated volumes of the Scientific Bulletin, and congratulates the authors for their success.

Besides the scientific and informative value of the published volumes, the next purpose of our Symposium is to be, for all participants, a forum for exchange of ideas and socialization, for emphasizing the feeling of belonging to a highly specialized and expert community.

In order to offer such a frame for the most dynamic category of researchers – the PhD students, we launched, in 2005, the "**Doctor ETc**" conference, dedicated to PhD Students in Electronics and Telecommunications, as a national event, with selected papers published in the Scientific Bulletin. This conference will be organized every second year, alternatively with the ETc Symposium.

The present edition of the Symposium, in addition to the accepted papers, is honored by three keynote speeches, delivered by well known personalities from the research and economic world: Dan Bedros, CEO of Alcatel Network Systems, Romania, Dr. Christian Baier-Welt form Siemens VDO, and Prof. Dr. Rolf Dieter Schraft, from IPA Stuttgart, Fraunhofer Institute, Germany.

This symposium would not have been possible without the gracious help of our sponsors, to whom we express our gratitude.

I am also honored to express my thanks to you, all the participants, for attending the Symposium, to wish you a successful and profitable audience through the sessions, and a nice stay in Timisoara. I am looking forward of meeting you again in 2007 (Doctor ETc '07) and in 2008 (Symposium ETc '08).

Chairman of Symposium ETc '06, Dean, Prof. Dr. Eng. Marius Otesteanu

Timisoara, September 21<sup>st</sup>, 2006

# Buletinul Științific al Universității "Politehnica" din Timișoara

Seria ELECTRONICĂ și TELECOMUNICAȚII TRANSACTIONS on ELECTRONICS and COMMUNICATIONS

Tom 51(65), Fascicola 1, 2006

# **Table of Contents**

| Alin Tisan, Ciprian Gavrincea, Ștefan Oniga<br>A Generic Building Block for Hebbian Neural Network with On-Chip Learning                                                                                 | 5  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
| Robert Pucher, Karl Pucher<br>A New 450 kW Electric Motor – It Can Withstand Temperature Of 400°C Over A Period Of Two<br>Hours                                                                          | 9  |
| Dan Negoițescu, Dan Lascu, Viorel Popescu<br>A PFC Circuit Based on a DCM Operated BOOST Converter with Integration Control                                                                              | 11 |
| Dan Lascu, Dan Negoițescu, Mihaela Lascu, Viorel Popescu<br>A Quadratic Boost Converter with PFC Applications                                                                                            | 16 |
| Ossama M. Elgendy, AM. A. Abass, Ahmed M.A. Mahmoud, A.D. Alkoshery<br>Active compensation in a low voltage network comprises power factor correction capacitor with<br>harmonic current producing loads | 22 |
| Monica Sabina Crainic<br>AMR Gas Meters System by Radio - A New Trend in Natural Gas Metering Technology in<br>Romania                                                                                   | 28 |
| Lelia Feștilă, Lorant Andras Szolga, Mihaela Cîrlugea, Mihaela Gordan<br>An Analog Computing Circuit for SVM classifiers                                                                                 | 32 |
| Vintilă Florin Filipescu<br>Automatic System for the Wheat Grind Process                                                                                                                                 | 38 |
| Ladislau Matekovits, Aldo De Sabata, Paola Pirinoli, Mario Orefice<br>Broadband measurement of the refractive index using microstrip lines                                                               | 44 |
| Gabriel Gășpăresc, Ciprian Dughir<br>Building A Transient Disturbances Generator With Graphical User Interface in Matlab                                                                                 | 49 |
| Corina M. Ivan, Viorel Popescu<br>Chaos in Switching Power Converters                                                                                                                                    | 53 |
| Ştefan Cososchi, Rodica Strungaru, G. Mihaela UngureanuComparison of LDA and RBF-NN in EEG Features Classification for Motor Imagery                                                                     | 59 |
| Kay Böhnke<br>Data structures for industrial laser range sensors                                                                                                                                         | 64 |
| Gabriel Oltean, Ioana Oltean, Sorin Hintea<br>DEIC: Web-Based Materials to Teach Digital Electronics                                                                                                     | 69 |
| Adriana Balta, Horia Balta, Adrian Chiriac<br>Determination of Error Probability Concerning the Study of Vibrations at the Rotary Knitting<br>Machine with two Cylinders, of MATEC Type                  | 74 |

| Jiri Kotzian, Zdenek Slanina, Vilem SrovnalEmbedded system for remote temperature sensor's net.79                                                                                                      |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Adrian Şchiop, Viorel PopescuExperimental results regarding the using of the UC3854 circuit for power factor correction in the<br>drives with asynchronous motors83                                    |
| Danijela Ristić, Axel GräserFeedback control design for the image segmentation level in an image processing system                                                                                     |
| I. K. Bousserhane, A. Hazzab, M. Rahli, B. Mazari, M. Kamli<br>Fuzzy Sliding Mode Decoupling Controller Design Based on Indirect Field Orientation for<br>Induction Motor Drive                        |
| Cosmin PopaImproved Linearity Active Resistor with Negative Equivalent Resistance101                                                                                                                   |
| Corina M. Ivan, Dan Lascu, Viorel Popescu<br>Instability of Dc-Dc Converters at the Boundary Between CCM and Discontinuous Capacitor<br>Voltage Mode                                                   |
| M. Kleinkes, A. Ignea, W. Neddermeyer, M. Schnell<br>Interpolation of linear track movements of modern industrial robots                                                                               |
| Rus Cristian Matei, Lelia Feștilă, Sorin Hintea<br>Linearity Considerations for Adaptively Biased Transconductors with Applications in Continuous<br>Time Filters                                      |
| Lelia Feștilă, Robert Groza, Lorand Szolga, Sorin HinteaLog-Domain multipliers for VLSI architectures121                                                                                               |
| Zdenek Machacek, Vilem Srovnal<br>Methodology of Algorithms Design and Methods Using in Predictive Diagnostic<br>System                                                                                |
| Nicolae Militaru, Marian Gabriel Banciu, Teodor Petrescu, George LojewskiMicrowave planar band-pass filters using defected ground microstrip structures132                                             |
| Mircea Băbăiță, Viorel Popescu, Adrian Popovici, Petru Papazian<br>Modeling, Analysis and Simulation Results Regarding a Power Factor Correction Rectifier                                             |
| Alexandru Lazar, Mihail Florea, Dimitrie Alexa, Luminita Camelia Lazar, Georgian Alexandru<br>Lazar<br>Nav Control for Charge Pump Buck Converter                                                      |
| I. K. Bousserhane, A. Hazzab, M. Rahli, B. Mazari, M. Kamli<br>Direct Field-Oriented Control Based on Backstepping Strategy with Fuzzy Rotor Resistance<br>Estimator for Induction Motor Speed Control |
| Andrei Câmpeanu, János GalOTA-C BIQUAD Cells Emulation of LC Ladder Filters154                                                                                                                         |
| Mihaela Cîrlugea, Fazakas Albert, Sorin HinteaPrecisely Measuring Using Behavioural Blocks in PSpice158                                                                                                |
| Ciprian Dughir, Gabriel GășpărescPreconditioning Circuit for Electrical Power System Disturbances Measurement164                                                                                       |
| Popo RodionRejection of potentially defective CMOS IC                                                                                                                                                  |

| Cosmin Popa, Anca Manolescu, Anton Manolescu<br>Superior-Order Curvature-Corrected Voltage Reference with Improved Performance                                      | 174 |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| Albert A. Fazakas, Mihaela Cârlugea, Lelia Feștilă<br>SVM Classifier using LUT-based RAM on a Spartan 3 FPGA                                                        | 178 |
| Philipp Roebrock<br>TCP Identification of contactless measurement systems                                                                                           | 184 |
| Alioșa V. Hrițcu<br>The Mealy in Moore conversion of an automaton                                                                                                   | 188 |
| Elena Doicaru<br>The Micropower Translinear Network Implementation of Rational Approximated Functions                                                               | 191 |
| Popo Rodion <i>A New Approach to Higher Education</i>                                                                                                               | 197 |
| Ciprian Dughir, Gabriel Gășpăresc<br>Preconditioning Circuit for Electrical Power System Disturbances Measurement                                                   | 199 |
| Valentin-Ioan Maranescu, Cătălin D. Căleanu, Corneliu I. Toma<br>High input, wide output voltage range linear regulators                                            | 205 |
| Mircea Tomoroga, Lucian Jurca, Mircea Ciugudean<br>Current-Steering Digital-to-Analog Converter/Programmable Sub-Bandgap Voltage Reference<br>with Split Input Code | 209 |
| Sandra Rugină, Georgiana Sârbu-Doagă, Aurel Gontean<br>Analysis and modeling of rain characteristics                                                                | 215 |
| D. Alexa, T.Goras, R.Chiper, I.V.Pletea, I.Pletea, A. Alexandrescu1, A.Petrichei<br>Two – Quadrant Converter with RNSIC Analysis having Capacitors on the AC side   | 219 |
| Corneliu I. Toma, Mihail E. Tănase<br>On the Precision in the Determination of the Movement Features by Doppler Radio–Telemetry                                     | 223 |
| Petruț Duma, Luminița Scripcariu<br>Controlling a Hi-Fi Audio Amplifier on I2C Bus Using Microcontroller AT89S8252                                                  | 229 |
| Petruț Duma<br>Logic Analyzer for Development Systems Equipped with AT89C51 Family Microcontroller                                                                  | 235 |
| Index of Authors                                                                                                                                                    | 241 |

Seria ELECTRONICĂ și TELECOMUNICAȚII TRANSACTIONS on ELECTRONICS and COMMUNICATIONS

Tom 51(65), Fascicola 1, 2006

# A Generic Building Block for Hebbian Neural Network with On-Chip Learning

Alin Tisan<sup>1</sup>, Ciprian Gavrincea<sup>2</sup>, Stefan Oniga<sup>3</sup>

Here

Abstract - In this paper, we present a digital hardware implementation of an artificial neuron on-chip unsupervised trained with Hebbian rule. The main characteristics of this solution are on-chip learning algorithm implementation and high reconfiguration capability and operation under real time constraints. Keywords: fpga, learning on-chip, ANN

### I. INTRODUCTION

In respond to highly parallelism, modularity and dynamic adaptation, the artificial neural network (ANN) become the most explored data processing algorithms. In addition to this the digital hardware implementation of ANNs in reconfigurable computing architectures like FPGAs circuits, become the easiest and fastest way to reconfigure in order to adapt the weights and topologies of an ANN.

In this paper we present an extendable digital architecture for the implementation of a Hebbian neural network using field programmable gate arrays (FPGAs) and we propose a design methodology that allows the system designer to concentrate on a high level functional specification. For this reason we developed a new library Simulink blocksets constituted by Simulink Xilinx blocks and VHD blocks. With these new created blocks, the designer will be able to develop the entire neural network by parameterize the ANN topologies as number of neurons and lavers.

The implementation goal is achieved using the Mathworks' Simulink environment for functional specification and System Generation to generate the VHD code according to the characteristics of the chosen FPGA device.

The design methodology is not new; there have been recent

### II. HEBBIAN NEURAL NETWORK

The Hebbian neural network is a multilevel model of perception and learning, in which the 'units

of thought' were encoded by 'cell assemblies', each defined by activity reverberating in a set of closed neural pathways The essence of the Hebb synapse is to increase coupling between coactive cells so that they could be linked in growing assemblies. Denoting the neurons by  $n_i$  and  $n_j$  and the weight that connect the  $n_i$  and  $n_i$  by  $w_{ii}$  and if neuron  $n_i$  receives positive input  $x_i$  while producing a positive output  $y_i$ , the hebbian rule states that for some learning rate  $\eta > 0$ :

$$w_{ii} \coloneqq w_{ii} + \Delta w_{ii}, \tag{1}$$

(2)

where the increase in the weight connecting  $n_i$  and  $n_i$ can be given by:

$$\Delta w_{ij} \coloneqq \eta y_i x_j,$$

$$y_j = f(net) = f\left(\sum_{i=1}^N w_{ij}x_i - b\right)$$
(3)

where *f(net)* is defined by the discontinuous threshold activation function *sgn(net)*:

$$\operatorname{sgn}(net) = \begin{cases} 1 \text{ if } net \ge 0\\ -1 \text{ if } net < 0 \end{cases}$$
(4)

Of all the learning rules, Hebbian learning is probably the best known. It established the foundation upon which many other learning rules are based. For this reason, we developed this learning rule first.

Hebb proposed a principle, not an algorithm, so there are some additional details that must be provided in order to make this computable:

- It is implicitly assumed that all weights w<sub>ij</sub> have been initialized (e.g. to some small random values) prior to the start of the learning process.
- The parameter  $\eta$  must be specified precisely (it is typically given as a constant, but it could be a variable).

<sup>&</sup>lt;sup>1</sup>Universitatea de Nord din Baia Mare, Facultatea de Inginerie, Departamentul de Electrotehnică,

Str. V. Babeş, nr. 62A 430083 Baia Mare, e-mail atisan@ubm.ro<sup>2</sup> Universitatea de Nord din Baia Mare, Facultatea de Inginerie, Departamentul de Electrotehnică,

Str. V. Babeş, nr. 62A 430083 Baia Mare, e-mail gcg@ubm.ro

<sup>&</sup>lt;sup>3</sup> Universitatea de Nord din Baia Mare, Facultatea de Inginerie, Departamentul de Electrotehnică, Str. V. Babeş, nr. 62A 430083 Baia Mare, e-mail onigas@ubm.ro

- There must be some type of normalization associated with the increase of the weight or else *w<sub>ij</sub>* can become infinite;
- Positive inputs tend to excite the neuron while negative inputs tend to inhibit the neuron.

### III. BLOCKSET NEURAL NETWORK DESIGN

In order to learn on-chip, the Mc Culloc - Pitts neuron model, i.e. each of the input vector components xi is multiplied with the corresponding weight  $w_{ij}$ , and these products are summed up yielding the net linear output, upon which the threshold activation function is applied to obtain the activation which is either 1 or -1, was modified to make the calculate the weights according to a certain learning rule and to update the new weights into a weight memory block, figure 1.



Fig.1. Block level representation of the neuron with on-chip learning

The parallelism adopted is a node parallelism one and requires one multiplier per neuron, therefore all neurons will work in parallel. If data inputs are memorized in a single memory block, the weights storage will be private for each neuron because all the neurons have to access their correspondent weight memories at the same time.

The proposed model of the neuron is constituted by two major blocks: a control logic bloc and a processing block.

The control logic block will manage the control signal of the processing bloc in order to initialize and command the processing components.

The processing block is design to calculate the neural output, the weights according to learning rule adopted, in this case the Hebbian rule, and to update these weights.

### A. Control logic block

The control logic block is described in VHDL code and is incorporated into design by a black box HDL, figure 2.

The role of this bloc is to load from Mathlab workspace the following variables: the number of vectors used for training and the number of bits used for data representation.



Fig. 2. Blockset architecture of neuron

Depending on these variables, the control logic block will configure the size of the RAMs used for data and weights storage and will manage the enable signals of the processing elements of the processing block in order to run the processing block in a propagation phase or in a training phase, figure 3..



Fig.3. Block level representation of the neuron with on-chip learning

The enabling algorithm of processing elements depends on the number of input neurons, the size of the block memories that storage the data or weights vectors and the delays introduced by the different processing or storage elements.

### B. Processing Block

The processing block is the main block of the design. It incorporates both the artificial neuron and the logic for on-chip learning algorithm.

The structure of the artificial neuron consist in two memory blocks, one for data samples and one for weight coefficients, and one MAC unit, figure 4.

The logic for the learning algorithm requires a MAC unit too, but in order to save hardware resources we decide to use the MAC unit of the artificial neuron for the implementation of the learning algorithm. To

achieve this, the design requires a number of multiplexer blocks and special control logic.



Fig. 4. Architecture of the processing block.

Artificial neuron with on-chip learning has two modes of operation: propagation mode on which the design acts as a regular artificial neuron and learning mode. On learning mode there are two stages: on the first stage an output of the artificial neuron is calculated based on the data provided by training vector and on the second stage weight coefficients are recalculated based on Hebbian learning rule.

By using one MAC unit it saves hardware resources but execution time slightly increases. This happens only on the learning mode and doesn't affect the propagation mode. For an artificial neural network time constrains are important only on propagation mode of operation, and having a longer learning period doesn't affect the performance of the artificial neural network.

### IV. HARDAWARE IMPLEMENTATION

The design is implemented into Digilab 2E (D2SB) development board featuring the Xilinx Spartan 2E XC2S200EPQ208-6 FPGA. This chip has 2352 slices (control unit which includes two 4-inputs look-up tables (LUT) and two flip-flops) and 14 block RAMs. The resources usage of a single neuron were estimated by ISE Xilinx and by Simulink Resource Estimator Block and are shown in fig. 5 and fig. 6

The differences between these two estimators come up because of different way of resource usage calculation of the logic blocks implementation in FPGA

| Dev                                               | ice Utiliza | ition Summary | ,           |
|---------------------------------------------------|-------------|---------------|-------------|
| Logic Utilization                                 | Used        | Available     | Utilization |
| Number of Slice Flip Flops                        | 48          | 4,704         | 1%          |
| Number of 4 input LUTs                            | 104         | 4,704         | 2%          |
| Logic Distribution                                |             |               |             |
| Number of occupied Slices                         | 58          | 2,352         | 2%          |
| Number of Slices containing<br>only related logic | 58          | 58            | 100%        |
| Number of Slices containing<br>unrelated logic    | 0           | 58            | 0%          |
| Total Number of 4 input<br>LUTs                   | 104         | 4,704         | 2%          |
| Number of bonded <u>IOBs</u>                      | 30          | 142           | 21%         |
| Number of Block RAMs                              | 2           | 14            | 14%         |
| Number of GCLKs                                   | 1           | 4             | 25%         |
| Number of GCLKIOBs                                | 1           | 4             | 25%         |
| Number of RPM macros                              | 1           |               |             |
| Total equivalent gate<br>count for design         | 34,063      |               |             |
| Additional JTAG gate count for<br>IOBs            | 1,488       |               |             |

Fig. 5. The resource estimation by ISE Xilinx of a single neuron

| 😼 Resourc     | e Estimator1 (Block Parameters) 📃 🗖 🕨       |
|---------------|---------------------------------------------|
| -Xilinx Resou | urce Estimator                              |
| Slices        | 28                                          |
| FFs           | 36                                          |
| BRAMs         | 0                                           |
| LUTs          | 44                                          |
| IOBs          | 30                                          |
| Emb. Mults    | 0                                           |
| TBUFs         | 0                                           |
| 🗖 Use area    | a above                                     |
| Estima        | ate options Estimate Estimate               |
| Fig. 6. T     | he resource estimation by Simulink Resource |

Estimator of a single neuron

Because Spartan 2E doesn't have implemented dedicated MAC units, we designed a multiply and accumulate structure with Xilinx blocks of Simulink Xilinx Blockset library, figure 7.



Fig. 7. MAC structure designed with Xilinx blocks

| Figure 1: neuron_ramx_ramw_activ/WaveScope     |                                                             |
|------------------------------------------------|-------------------------------------------------------------|
| File Edit View Options Nets Help               |                                                             |
| 14   🐰 🖻 📔 🗶 🖉 🗶 🖻   # 😋 😋 😋                   |                                                             |
|                                                |                                                             |
| addr_W +0 +1 +2 +3 +0                          | )(+1 )(+0 )(+2 )(+1 )(+3 )(+2 )(+0 )(+3 )(+0 )(+1 )(+2 )(+3 |
| data in rom +000 (+003)(+003)(+024)(+032)(+036 | x+003x+075x+005x+113x+002x+146x+004x+040                    |
|                                                |                                                             |
| data_out_RAM_W +000                            | )+005)+075)+002)+113)+004)+146)+075)+040)+075)+113)+146     |
| addrX +0 (+1 (+2 )(+3 )(+0 )(+1                | )+2 )+3 )+0                                                 |
| ramX_out +000_(+002)(+003)(+004)(+001)(+002    | )+003 )+004 )+001 )+002                                     |
| mult a 4000 V4002 V4002 4003 4004 4002         | V-002 V-004 V-001 V-002                                     |

Fig. 8. Waveforms of a neuron in training phase

Because, multiplication block use the largest resources, 12 slices, and in order to implement the three multiplications needed to calculate the updated weights and the neuron output with one multiplication and accumulation block is necessary to add three more multiplexers block to select the right signal to add or to multiply.

The total delay is gave by the number of training vectors plus 3 other cycles (1 for RAM, two for the multiplier) for neuron output calculation and 2 x number of training vectors plus 12 cycles to calculate the new weights and to update the weight RAM.

The total number of cycles needed to calculate and update the weights is presented in fig. 8.The waveforms confirm the calculation algorithm, for a given number of training vectors, of total delay for a neuron in training phase and propagation phase

### V. CONCLUSION

We have presented hardware architecture of artificial neuron with on-chip learning controlled by a generic control unit described in VHDL code. This method uses minimal hardware resources for implementation of this kind of artificial neuron. The main advantage of this solution is highly modularity and versatility in neural network designing.

In order to design and to implement the neuron we used the Mathworks' Simulink environment for functional specification, System Generation to generate the VHD code according to the characteristics of the chosen FPGA device and ISE Xilinx to simulate the design at different stages of implementation and to generate the bit file.

The neuron designed is a generic module and can be used to design neural networks that have the following features:

- the training is on-line;
- the learning is on-chip;
- all weights have been initialized prior to the start of the learning process;

- the learning parameter must be specified precisely;
- there must be some type of normalization associated with the increase of the weight or else *w<sub>ii</sub>* can become infinite;
- positive inputs will tend to excite the neuron while negative inputs will tend to inhibit the neuron;
- the initialization of the data and weigh RAMs must be done through m file from Matlab environment.

These results will be used to design other learning rules starting from a Hebbian one, and also to make the ANN design more modularized so that its size can be modified as randomly increased or decreased of the neuron number in order to find out that ANN which fits to a specific application. In this way the FPGA hardware implementation makes ANN more convenient to be carrying, modularized and reconfigurable.

### REFERENCES

[1] E. Fiesler, R Beale, "Handbook of neural network", Oxford University Press, 1997.

[2] A. Singh, "Design & Implementation of Neural Hardware". University School of Information Technology, GGS Indraprastha University, Delhi http://www.geocities. com /aps\_ipu/papers/ synopsis.pdf, 2005.

[3] A., Bernatzki, W, Eppler, "Interpretation of Neural Networks for Classification Tasks." Proceedings of EUFIT 1996, Aachen, Germany, http://fuzzy.fzk.de/eppler/postscript/eufit.ps.2005

[4] A. Savran, S. Unsal. Hardware Implementation of a Feedforward Neural Network using FPGAs. International Conference on Electrical and Electronics Engineering. Bursa, December 2003.

[5] Yihua Liao. Neural Networks in Hardware: A Survey. Department of Computer Science, University of California, Davis.

[6] J. Zhu, P. Sutton. FPGA Implementations of Neural Networks – a Survey of a Decade of Progress. Proceedings of 13th International Conference on Field Programmable Logic and Applications (FPL 2003), Lisbon, Sep 2003.

[7] S. Oniga, Hand Gesture Recognition System Using Artificial Neural Networks implemented in FPGA, PhD Thesis, 2006.

Seria ELECTRONICĂ și TELECOMUNICAȚII TRANSACTIONS on ELECTRONICS and COMMUNICATIONS

Tom 51(65), Fascicola 1, 2006

# A New 450 kW Electric Motor – It Can Withstand Temperature Of 400°C Over A Period Of Two Hours

Robert Pucher<sup>1</sup>, Karl Pucher<sup>2</sup>

Abstract – Due to national guideline RVS 9.261, a heat resistance of 400°C over a period of 120 minutes has to be verified for exhaust ventilators in Austria. For this reason a 450 kW electric motor was tested in a chamber in a 400°C environment. The test gave evidence that the motor could be operated under load for approximately 165 minutes without serious problems.

Keywords: Fire, Road Tunnel, Heat Resistance, RVS 9.261.

### I. INTRODUCTION

Austria has many long motorway tunnels, for instance the Plabutschtunnel (10 km long), Gleinalmtunnel (8 km), Pfändertunnel (7 km), Tauertunnel (6,4 km), Katschbergtunnel (5,4 km) and others. All these tunnels where planed for two tubes. But the traffic amount 30 years ago was low, so only one tube was built at that time. These tunnels are equipped with a transverse ventilation system. The cross section of such transversely ventilated tunnels consists of three ducts: the tunnel itself (traffic room), the fresh air duct and the exhaust duct. Fresh air and exhaust air duct are separated from the tunnel by the false ceiling and a separating wall is between the fresh air and exhaust duct.

In normal case of operation fresh air is sucked on by the fresh air fan and pressed into the fresh air duct. The fresh air streams via small fresh air openings (0.1  $m^2$ ) into the tunnel. The fresh air dilutes the car exhaust gases in the traffic room. This exhaust air was sucked out of the tunnel into the exhaust duct every 12 m via small exhaust hoods  $(0.5 \text{ m}^2)$ . This ventilation system was not changed in case of fire. The idea was to suck up the smoke in case of fire to the false ceiling and extracted it over a long part of the exhaust duct. The advantage of this solution was thought to have a smoke free bottom zone on the one hand and a not extreme hot smoke in the exhaust duct because of mingling with fresh air on the other hand. So the temperature on front of the exhaust fans will not be higher than 250°C.

The authors found out it is better to suck off the smoke directly near the fire place into the exhaust duct through large adjustable exhaust dampers (open area  $\sim 12 \text{ m}^2$ ) to avoid smoke propagation in the tunnel. The adjustable smoke dampers are installed every 100m. In normal case of operation all dampers are a little bit open, so that the same amount of exhaust air can be sucked off through each damper. But in case of fire only this damper will be opened fully which is closed by the fire place and all others will be closed. So a concentrated smoke extraction is possible. With smoke extraction there is no mixing with cold fresh air. Therefore the smoke temperature can be very hot when the smoke extraction is near the exhaust fan. So the new requirement in the Austrian guideline (RVS 9.261) is: the electric motor from the exhaust fans must withstand a temperature of 400°C over a period of two hours.

For the exhaust fans of the new Plabutschtunnel (this tube was opened for the traffic in January 2005) we needed electric motors with a power output of 450 kW. At that time no company was able to guarantee that their electric motor can withstand 400°C over a period of two hours. Therefore a acceptance trial had to be made [1-5].

### II. EXPERIMENTAL SET UP AND PERFORMANCE

The new 400°C electric motor was manufactured by Flender / Loher AG, Munich, Germany and tested in the research laboratory of the Institute of Building Climate Control and Housing Technology, TU-Munich.

The experimental set up was formed by a test chamber, holding the test motor and a coupled generator to simulate varying loads. The latter was necessary for two reasons:

- The electric motor should be run loaded under 400°C.
- The electric current produced by the generator could be used as a source, thus, the

<sup>&</sup>lt;sup>1</sup> University of Applied Sciences – Technikum Wien, Höchstädtplatz 5, A-1200 Wien, e-mail: <u>robert.pucher@technikum-wien.at</u> <sup>2</sup> University of Technology-Graz, <u>pucherk.drtech@gmx.at</u>

external energy demand for the test could be reduced.

In order to simulate the radial forces, which emerge by axial impellers mounted on a shaft-stump, a radial load was installed behind the electric motor.

A constant temperature of  $400^{\circ}$ C was generated by using gas burners in the test chamber. The test chamber, together with the shaft opening in the wall, was insulated, such that no temperature deviations from the 400°C occurred close to the outer walls. Observations of the electric motor during the 400°C test were possible by means of several special windows of glass.

In order to obtain a constant temperature within the test chamber, it was heated for several hours before the test. During the test the electric motor was operated with the frequency converter at 990 rpm, the same as in the tunnel operation. Due to the decreasing load down to 44 % of the power rating (approximately 220 kW) in the case of fire – because of the lower density of air – the load was also reduced during the test.

### III. RESULTS

Figure 1 shows the temperature of the ambient air in the middle of the motor during the test. Except at the beginning of the test, where the temperature was still adjusted, it was kept constant throughout the test at  $400^{\circ}$ C



Fig. 1: Measured temperature of air sucked into the test chamber.

Figure 2 depicts the observed temperatures in the motor versus time. In the bid regarding the electric

motors and exhaust ventilators, 120 minutes of operation at 400°C was demanded. This requirement could be accomplished. Temporarily temperatures at certain locations exceeded more than 400°C (a detailed explanation has not been found yet).



Fig.2. Observed temperature in different parts of the motor during the test

After the motor passed the test (400°C over a period of 120 minutes), it was decided to continue the operation of the motor in the 400°C environment. The temperatures in the motor fell below 400°C after 140 minutes. The motor could be operated for a further 45 minutes without serious problems and finally was switched off but driven with a low frequency for cooling purposes. After about 17 minutes later the motor stopped moving and it could not be used anymore.

#### REFERENCES

[1] Kommission fuer Sicherheitsmassnahmen in Strassentunneln. Schlussbericht über die Brandversuche im Tunnel Ofenegg, Eigenverlag, 31.05.1965

[2] Pucher K., Pinter R.: Aerodynamische Untersuchungen über die Belueftung von Strassen-tunneln, Österr. Ingenieur-Zeit-schrift, Heft 2, S. 33-37, 1972.

[3] Massachusetts Highway Department and Federal Highway Administration, Memorial Tunnel Fire Ventilation Test Report, November 1995.

[4] Reichstaler G.: Tunnel safety: Water mist fire suppression system in an Austrian road tunnel, 2th symposium Tunnel Safety and Ventilation, P.209-212, 19-21. April 2004

[5] Santner J.: Lessons learned from Fre Tests, 2th symposium Tunnel Safety and Ventilation, P.157-162, 19-21. April 2004.

Seria ELECTRONICĂ și TELECOMUNICAȚII TRANSACTIONS on ELECTRONICS and COMMUNICATIONS

Tom 51(65), Fascicola 1, 2006

# A PFC Circuit Based on a DCM Operated BOOST Converter with Integration Control

Dan Negoițescu<sup>1</sup>, Dan Lascu<sup>2</sup>, Viorel Popescu<sup>3</sup>

Abstract – In the present paper is presented a power factor correction circuit based on a DCM operated BOOST converter. The proposed circuit uses an integration control method having the main benefit that it does not need input current sensing. There are also presented some simulation results and the main merit parameters for the proposed circuit

Keywords: DCM BOOST converter, power factor circuit, integration control

### I. INTRODUCTION

For a DCM operated BOOST converter in PFC applications, with constant switching frequency and duty-cycle, it is well known that the input current wave shape is imposed in an automatic way. But, despite the fact that the control circuit is a simple one, the main disadvantage is that the input current wave shape is distorted. These unwanted current distortions became smaller when the DCM BOOST converter operates with an output voltage much bigger than the input voltage. Therefore this operation mode is generally suitable for high voltage applications [4].

By operating the BOOST converter at the limit between continuous and discontinuous conduction modes (critical mode control) the current distortions can theoretical be eliminated, but this type of control needs variable switching frequency and depending of the control method at least one multiplier. In many applications a variable switching frequency on a large range is an unwanted option. Other control methods such as the one with the second order current harmonic injection requires a complex accorded adaptive control circuit and also presents practically difficulties in control [4].

On other hand it is possible to maintain the input current proportional with the mains supply voltage by using a current loop, a good example being the nonlinear carrier control method. This control method needs current sensing, reason that makes her more suitable for high power applications with continuous conduction mode operation [2]. The proposed integration control method for the PFC circuit based on a DCM operated BOOST converter presents the following advantages: provides unity power factor, does not require that the output voltage to be significantly greater compared to the input one, operation at constant switching frequency, no needing of multipliers or other complex circuits, does not need the input current sensing, easy to be implemented [1].

### II. PFC OPERATION WITH INTEGRATION CONTROL

Taking into consideration a PFC circuit based on a DCM BOOST converter, having the mains supply voltage  $v_g = V_M sin\omega t$  and  $V_o$  the output voltage, the duty cycle must be time-variable in order to emulate a resistive character at the input. The inductor current waveform for the DCM BOOST converter is presented in Fig.1.



From Fig.1 the inductor current averaged value on a switching period,  $T_s$ , results:

$$\bar{i}_L = \frac{1}{T_s} \frac{1}{2} (d + d_1) T_s i_{Lp} = \frac{1}{2} (d + d_1) i_{Lp}$$
(1)

The peak value of the inductor current can be expressed in two different ways, assuming of course that the switching frequency is much greater than the main frequency, meaning that on a mains period the

<sup>&</sup>lt;sup>1</sup> Facultatea de Electronică și Telecomunicații,

Departamentul Electronică Aplicată, Bd. V. Pârvan Nr. 2, 300223 Timișoara, dan.negoitescu@etc.upt.ro

<sup>&</sup>lt;sup>2</sup> Facultatea de Electronică și Telecomunicații,

Departamentul Electronică Aplicată, Bd. V. Pârvan Nr. 2, 300223 Timișoara, dan.lascu@etc.upt.ro

<sup>&</sup>lt;sup>3</sup> Facultatea de Electronică și Telecomunicații,

Departamentul Electronică Aplicată, Bd. V. Pârvan Nr. 2, 300223 Timișoara, e-mail viorel.popescu@etc.upt.ro

supply voltage can be considered to be a constant one. On the  $dT_s$  switching interval, when the transistor is on, the inductor current peak value is:

$$i_{Lp} = \frac{v_g}{L} dT_s \tag{2}$$

Regarding the  $d_1T_s$  switching interval, when the diode is on, leads to the following value of the same current:

$$i_{Lp} = \frac{V_o - v_g}{L} d_1 T_s \tag{3}$$

From (2) and (3) results:

$$d_1 = \frac{v_g}{V_o - v_g} d \tag{4}$$

By replacing  $d_1$  from (4) in (1) and using the  $i_{Lp}$  expression given by (2) the averaged value of the inductor current will be:

$$\bar{i}_{L} = \frac{1}{2Lf_{s}} \frac{V_{o} v_{g}}{V_{o} - v_{g}} d^{2}$$
(5)

where  $f_s = 1/T_s$  is the operation switching frequency. Because the inductor current represents in fact the input current for the PFC circuit,  $i_g = i_L$ , and imposing the operation condition for a power factor correction circuit,  $\bar{i}_g = v_g/R_e$ , where  $R_e$  is the emulated resistance, the (5) relation becomes:

$$\frac{v_{g}}{R_{e}} = \frac{1}{2Lf_{s}} \frac{V_{o}v_{g}}{V_{o} - v_{g}} d^{2}$$
(6)

The last equation can be rewritten as follows:

$$V_o - v_g = \frac{V_o R_e}{2Lf_s} d^2 \tag{7}$$

Relation (7) shows that the controller can be easily implemented by using a universal trailing edge modulator. More than that, the same relation reveals that the duty-cycle does not depend on any current, meaning that the PFC circuit is not containing current traductors, this fact being another big advantage of the proposed application. In order to define the control voltage,  $V_m$ , it can be observed that the last equations right part has a large value, uncommon to a control circuit. Therefore, both members in the (7) equation can be multiplied with a sub-unitary constant factor K, small enough to provide typical values for a control circuit. Practically, this fact requires the using of some simple resistive dividers. The (7) relation will be then:

$$K\left(V_o - v_g\right) = K \frac{V_o R_e}{2Lf_s} d^2 \tag{8}$$

From this last equation the control voltage of the trailing edge modulator can be defined as:

$$V_m = K \frac{V_o R_e}{2Lf_s} \tag{9}$$

The final form of the controller equation will be then:

$$K(V_o - v_g) = V_m d^2 \Longrightarrow K(V_o - v_g) = V_m \left(\frac{t}{T_s}\right)^2 \quad (10)$$

In Fig.2 is presented the circuit schematic for the PFC circuit based on the DCM BOOST converter controlled by a universal PWM trailing edge modulator with two integrators.



Fig.2. The PFC circuit based on the DCM BOOST converter with the universal PWM trailing edge

The universal PWM trailing edge modulator [3] with two integration steps, presented in Fig.3, implements a general type modulation equation such as:

$$v_{+}(t) = v_{2} \frac{t}{T_{s}} + v_{3} \left(\frac{t}{T_{s}}\right)^{2}$$
 (11)

In this relation,  $v_1$ ,  $v_2$ ,  $v_3$  can be considered to have insignificant variations regarding the switching frequency,  $v_+(t)$  being a polynomial function in  $t/T_s$ and representing the carrier signal for the modulator.



Fig.3. The universal PWM trailing edge modulator with two integration steps

From (9), the emulated resistance by the circuit is:

$$R_e = \frac{2Lf_s}{K} \frac{V_m}{V_o} \tag{12}$$

Now, knowing the values for  $V_m$ , K,  $V_M$ , the output power,  $P_o = V_M^2 / 2R_e$ , and the circuit elements, the output voltage provided by the circuit will result:

$$V_0 = \frac{4Lf_s}{K} \frac{P_o}{V_M^2} V_m \tag{13}$$

If the PFC circuit supplies a resistive load, then by replacing in (13) the output power as  $P_o = V_o^2 / R$  it will lead to the output voltage relation as follows:

$$V_o = K \frac{R}{4Lf_s} \frac{V_M^2}{V_m}$$
(14)

### III. HARDWARE IMPLEMENTATION OF THE CONTROLLER

The control circuit for the PFC circuit presented in Fig. 2 can be implemented by the schematic presented in Fig.4. It contains a clock generator for  $f_s$ , one latch, a comparator, two integration circuits which can be reseted through  $S_1$  and  $S_2$ . By identifying the control signals with the ones from Fig.3 it can be easily observed that  $v_1 = K(V_o - v_g)$ ,  $v_2 = 0$ ,  $v_3 = V_m$ .



and his corresponding waveforms

On each clock signal, Q=1 and the transistor S is on. In the same time  $S_1$ ,  $S_2$  are in off state meaning that the integration circuits are performing the integration function. Assuming that the control voltage has a constant value, at the second integrator exit the resulting voltage will be given by:

$$v_{+} = \frac{V_{m}}{2R_{1}C_{1}R_{2}C_{2}}t^{2}, 0 \le t \le T_{s}$$
(15)

When  $v_+$  equals  $v_1$  the latch will be reseted, the transistor *S* will be in off state,  $S_1$  and  $S_2$  will be on permitting for  $C_1$ ,  $C_2$  to be discharged in order to obtain  $v_+=0$ , meaning that the control circuit is ready for another switching period. Because  $v_1 = v_+$  and taking into consideration (10) and (15), the integration control equation for the modulator circuit will be then:

$$K(V_o - v_g) = V_m \frac{T_s^2}{2R_1C_1R_2C_2} \left(\frac{t}{T_s}\right)^2$$
(16)

From (7) and (16) the emulated resistance results:

$$R_{e} = \frac{V_{m}}{V_{o}} \frac{2Lf_{s}}{K} \frac{T_{s}^{2}}{2R_{1}C_{1}R_{2}C_{2}}$$
(17)

Considering the circuit operation at unity power factor  $(V_M^2/(2R_e)=V_o^2/R)$  and replacing  $R_e$  from (17) it will result the output voltage value:

$$V_o = \frac{V_M^2 R}{2V_m} \frac{K}{2Lf_s} \frac{2R_1 C_1 R_2 C_2}{T_s^2}$$
(18)

In the last equation the load resistance can be replaced as  $R = V_o^2/P_o$ , meaning that (18) will finally become:

$$V_o = \frac{2V_m P_o}{V_M^2} \frac{2L f_s}{K} \frac{T_s^2}{2R_1 C_1 R_2 C_2}$$
(19)

The inductor L value results from the condition of unconditioned operation in DCM mode for BOOST converters [2], ( $R=V_o^2/P_o$ ,  $M_{min}=V_o/V_M$ ), as follows:

$$L < \frac{V_o^2}{4f_s P_o M_{\min}^2} (1 - \frac{1}{M_{\min}})$$
(20)

Finally, the value for the control voltage of the modulator circuit, assuming the operation at unity power factor, results from (19):

$$V_{m} = \frac{1}{2} K \frac{V_{o} V_{M}^{2}}{P_{o} L} f_{s} \tau_{1} \tau_{2}$$
(21)

where  $\tau_I = R_I C_I$ ,  $\tau_2 = R_2 C_2$ . The value of the dividing ratio between  $V_o$  and  $v_g$ , K, must be chosen in order to obtain a value for the control voltage  $V_m$  normally between 0 and 15 volts. Having  $V_m$  it is easily to find the value of the product between  $\tau_I$  and  $\tau_2$ . Practically the  $R_I C_I$ ,  $R_2 C_2$  values (usually  $\tau_I = \tau_2$ ) can be find by imposing that the exit values of the integration circuits are to remain in the range of their supplying voltages.

### IV. SIMULATION RESULTS

In order to verify the correct behavior of the proposed PFC circuit, a simulation was performed in the CASPOC medium (Simulation Research).



Fig.5. Simulation circuit in CASPOC for the DCM BOOST PFC circuit with integration control and the architecture of the integration control circuit (CONTROL.lib)

The peak mains voltage is 326V at 50Hz frequency, the value of the *L* inductor is  $35.5\mu$ H, the output power  $P_o=1.44kW$  and output voltage  $V_o=600V$  are corresponding to a resistive load  $R=250\Omega$ . The circuit used for simulation, containing a RF input filter and the library block architecture of the integration control circuit are presented in Fig.5.

The waveforms corresponding to the input current, absorbed from the mains supply by the PFC circuit, together with the mains supply voltage, are presented in Fig.6. It can be easily observe that the input current shape is sinusoidal and also it is in phase with the mains input voltage.

The converter inductor current waveform and also a detailed section of the same current, showing the DCM operation mode, are presented in Fig.7.

The spectral analysis of the input current (in the presence of a RF input filter) performed in MATLAB, presented in Fig.8, reveal very good values for the merit parameters as it can be seen from Table1 (only harmonics until the 20<sup>th</sup> order were considered) and Tabel2 (all the harmonics were considered).



Fig.6. The mains supply voltage (up) and the input current of the PFC circuit (down)



Fig.7. The inductor current,  $i_g$ , (up) and a detailed part revealing the DCM operation mode (down)



Fig.8. Spectral analysis of the PFC circuit input curent in the presence of a RF input filter

Table 1

| <i>THD_tr</i><br>[%] | Kd_tr  | Ф1<br>[deg] | Кφ     | PF_tr  |  |
|----------------------|--------|-------------|--------|--------|--|
| 0.3353               | 1.0000 | 2.7033      | 0.9989 | 0.9989 |  |

Table 2

| THD_tot<br>[%] | Kd_tot | Ф1 Кф<br>[deg] |        | PF_tot |
|----------------|--------|----------------|--------|--------|
| 2.6035         | 0.9997 | 2.7033         | 0.9989 | 0.9985 |

The resulted merit parameters which are presented in the tables above are: total harmonic distortion factor *THD*, distortion factor  $K_d$ , the angle between the input current fundamental and the supply voltage  $\varphi_l$ , displacement factor  $K_{\varphi}$  and the power factor *PF* 

### V. CONCLUSIONS

The classical approaches of the PFC circuits based on DCM operated BOOST converters are presenting a series of main disadvantages due to the necessity of

eliminating the current distortions, such as: an output voltage value much larger than the input one, variable switching frequency and at least one multiplier in critical mode control or complex control circuits, the necessity of current sensing in non-linear carrier control method.

The proposed integration control method for a DCM BOOST PFC circuit presents a series of major advantages: provides unity power factor, does not require that the output voltage to be significantly greater compared to the input one, operation at constant switching frequency, no needing of multipliers or other complex circuits, does not need the input current sensing. The integration control circuit, based on the universal PWM trailing edge modulator, is easy to be implemented in a simple manner with two integration circuits, a comparator and a latch.

As the simulation results are showing, very good values of the main merit parameters can be obtained.

### REFERENCES

[1] D. Negoitescu, "Contribuții privind tehnici performante de corecție a factorului de putere în sisteme de alimentare" Teză de doctorat, Universitatea Politehnica Timișoara, 2005.

[2] D. Lascu, *Tehnici și circuite de corecție activă a factorului de putere*, Editura de Vest, Timișoara, 2004.

[3] Z. Lai, K.M. Smedley, "A General Constant-Frequency Pulse Width Modulator and Its Applications", *IEEE Transactions on Circuits and Systems – I Fundamental Theory and Applications*, Vol. 45, No. 4, April 1998, pp. 386-396

[4] R.W. Erickson, D. Maksimovic, "Fundamentals of Power Electronics. Second Edition", Kluver Academic Publishers, 2001.

Seria ELECTRONICĂ și TELECOMUNICAȚII TRANSACTIONS on ELECTRONICS and COMMUNICATIONS

Tom 51(65), Fascicola 1, 2006

# A Quadratic Boost Converter with PFC Applications

Dan Lascu, Dan Negoițescu, Mihaela Lascu, Viorel Popescu<sup>1</sup>

Abstract – A novel quadratic boost converter capable of delivering a high output voltage is introduced. Dc-dc operation in continuous conduction mode (CCM) and discontinuous inductor current mode (DICM) are analyzed. A simple and versatile feedforward (FF) circuit is proposed in order to be used with the new converter when operated in CCM. Another application is the use of the converter as a power factor correction (PFC) circuit. At low power levels DICM operation is chosen because of the converter natural capability of emulating a resistor at low frequency. Design equations, simulation results and merit parameters are presented for all the investigated topologies.

Keywords: converter synthesis, quadratic converters, feedforward, power factor correction, simulation.

### I. INTRODUCTION

It is known that in high-voltage/low current applications such as TV-CTR's, lasers, X-ray systems, ion pumps, electrostatic systems, etc. a capacitor-diode voltage multiplier is preferable to a transformer. The solution of a BUCK converter followed by a push-pull multiplier has the drawback of using three active switches and therefore a complex control. Moreover, as the input current is discontinuous an input filter is invariably required.

In dc-dc converters applications operating with a wide range of input and/or output voltages, conventional PWM converters must operate at very small or very large values of the duty cycle. These operation modes are severe restricted by the transistors on-time ( $t_{ON}$ ) or off-time ( $t_{OFF}$ ) minimum values. These drawbacks are eliminated by the quadratic converters [1], having the static conversion ratio M (M = Vo/Vg) as a rational function of two polynomials, at least one of them being of second order.

The novel single-stage high voltage converter proposed in the paper is suitable to provide a high voltage. Converter topology is derived and CCM operation is analyzed in Section II. Converter operation in DICM mode is investigated in Section III, while its power factor correction capability is revealed in Section IV. The theoretical concepts are verified by simulation in Section V while Section VI is devoted to conclusions.

# II. THE NEW QUADRATIC BOOST CONVERTER

It is known [1], [4] that quadratic converters cannot be realized with less than two capacitors, two inductors and four switches, but the number of transistor switches can be reduced to one. The technique based on rotating basic switching cells [2] is employed here for deriving the new BOOST topology. Namely, assuming the input source and the load share a common terminal, as Fig. 1 presents, a three-terminal switching cell is connected between the terminals g, l and c in all the six possible ways and for each topology switch synthesis [4] is performed. The basic



Fig. 1. The supply voltage and the load sharing the same ground terminal.

cell used here is drawn in Fig. 2. Switches  $S_1$  and  $S_3$  are synchronously driven, while  $S_2$  and  $S_4$  are complementary driven to  $S_1$  and  $S_3$ . This is denoted by the negation sign accompanying them. The duty cycle D is related to switches  $S_1$  and  $S_3$ .



Fig. 2. The basic switching cell.

<sup>&</sup>lt;sup>1</sup> Faculty of Electronics and Telecommunications, Applied Electronics Departament, Bd. V. Pârvan 2, 300223 Timişoara e-mail <u>dan.lascu@etc.upt.ro</u>, <u>dan.negoitescu@etc.upt.ro</u>, <u>mihaela.lascu@etc.upt.ro</u>, <u>viorel.popescu@etc.upt.ro</u>

The new converter topology corresponds to the connection  $1 \rightarrow l, 2 \rightarrow c, 3 \rightarrow g$  and after switch implementation the resulting structure is that shown in Fig. 3.



Fig. 3. The new BOOST converter topology.

Assuming ideal components and CCM operation, during the first topological state, when  $Q_1$  and  $D_3$  are on and  $D_2$  and  $D_4$  are off, the input voltage is applied across inductor  $L_1$ , while the voltage across  $L_2$  equals  $V_{CI}+V_g$ . In the second topological state  $V_{CI}$  is opposite applied across  $L_1$ , while  $V_{CI}+V_g-V_{C2}$  is applied across  $L_2$ . Imposing volt-second balance over  $L_1$  and  $L_2$  one obtains:

$$DV_g + (1 - D)(-V_{C_1}) = 0 \tag{1}$$

$$D(V_{C_1} + V_g) + (1 - D)(V_{C_1} + V_g - V_{C_2}) = 0$$
 (2)

From (1) and (2) the static conversion ratio is:

$$M = \frac{V_o}{V_g} = \frac{1}{(1-D)^2}$$
(3)

Given the output power, the output voltage and the input voltage the average semiconductor currents and voltage stresses are presented in Table 1. The stresses are computed in CCM assuming that ac ripples of the inductor currents and capacitor voltages are negligible. For comparison, the same stresses in the classical BOOST converter operating under the same conditions are provided in Table 2.

Comparing the results in the two tables it can be easily seen that for  $Q_1$  and  $D_2$  the current and voltage stresses are the same as the transistor and diode stresses in the classical BOOST converter, while for  $D_3$  and  $D_4$  the voltage stresses are lower than in the classical converter.

### III A FEEDFORWARD CIRCUIT FOR CCM OPERATION OF THE NEW CONVERTER

For switching converters feedforward compensation is effective in reducing effects of source disturbances on converter outputs and improving steady-state and dynamic responses. A converter with FF behaves at low frequencies as a linear power amplifier with constant gain, independent of operating conditions.

In deriving the FF controller let us impose the average output voltage  $V_o$  to be equal to the control voltage  $v_m$ 

| Table 1.        |                                                             |
|-----------------|-------------------------------------------------------------|
|                 | Proposed BOOST quadratic converter                          |
| $V_{QI}$        | V <sub>o</sub>                                              |
| $I_{QI}$        | $P_o\left(\frac{1}{V_g} - \frac{1}{V_o}\right)$             |
| V <sub>C1</sub> | $V_g\left(\sqrt{\frac{V_o}{V_g}}-1\right)$                  |
| $V_{C2}$        | Vo                                                          |
| I <sub>L1</sub> | $\frac{P_o}{V_g}$                                           |
| $I_{L2}$        | $\frac{P_o}{V_o}\sqrt{\frac{V_o}{V_g}}$                     |
| $V_{D2}$        | Vo                                                          |
| I <sub>D2</sub> | $\frac{P_o}{V_o}$                                           |
| V <sub>D3</sub> | $V_o \left( 1 - \sqrt{\frac{V_g}{V_o}} \right)$             |
| I <sub>D3</sub> | $\frac{P_o}{V_g} \left( 1 - \sqrt{\frac{V_g}{V_o}} \right)$ |
| V <sub>D4</sub> | $\sqrt{V_o V_g}$                                            |
| $I_{D4}$        | $\frac{P_o}{V_o}\sqrt{\frac{V_o}{V_g}}$                     |

Voltage and current stresses in the proposed quadratic BOOST converter.

| Table 2        | 2                                               |
|----------------|-------------------------------------------------|
|                | Classical BOOST converter                       |
| $V_Q$          | $V_o$                                           |
| $I_Q$          | $P_o\left(\frac{1}{V_g} - \frac{1}{V_o}\right)$ |
| $V_C$          | Vo                                              |
| $I_L$          | $\frac{P_o}{V_g}$                               |
| $V_D$          | Vo                                              |
| I <sub>D</sub> | $\frac{P_o}{V_o}$                               |

Voltage and current stresses in the classical BOOST converter.

multiplied by the constant gain A:

$$V_o = A \cdot v_m \tag{4}$$

On the other side, the input and output voltages are related by the static conversion ratio given by (3). From (3) and (4) it results that:

$$v_m (1-D)^2 - \frac{v_g}{A} = 0$$
 (5)

As it is known [6], trailing-edge, leading-edge or both-edge pulse width (PWM) modulators can be used. For the proposed converter a leading-edge (LE) modulator is proposed. Although a trailing-edge modulator could also be used, this choice is more convenient because it is much simpler. In a LE modulator the falling edge of the output logic-level function coincides with the short-pulse constant frequency clock, while the rising edge corresponds to the zero crossing of the modulator function. The modulator function is found from (5) if we let

$$D \rightarrow 1 - \frac{t}{T_s}$$
, resulting in:  
 $v_m \left(\frac{t}{T_s}\right)^2 - \frac{v_g}{A} = 0$  (6)

It can be seen that in the modulator function (the right

hand side of (6)) the term  $v_m \left(\frac{t}{T_s}\right)^2$  occurs. This term

can be implemented without fast multipliers or relatively complex nonlinear elements. The implementation makes use of integrators with reset, just as in conventional PWM controllers and is based on the observation that the control voltage  $v_m$  is a slow varying signal compared to the switching frequency. Practically, in open loop operation  $v_m$  is constant. Mathematically, we can use the following approximation:

$$v_m \left(\frac{t}{T_s}\right)^2 \cong \frac{1}{\frac{T_s}{2}} \int_0^t \left(\frac{1}{T_s} \int_0^t v_m(u) du\right)$$
(7)

Relationship (7) clearly suggests that the implementation of the term  $v_m \left(\frac{t}{T_s}\right)^2$  consists of a

cascade of two integrators with reset having the time constants equal to the switching period  $T_s$  and half of the switching period respectively. The practical implementation is shown in Fig. 4. Beside the two integrators only a comparator and a flip-flop are needed. The FF circuit can be easily constructed as an integrated circuit or with general-purpose components such as comparators, flip-flops and operational amplifiers. One can easily derive that in case of the architecture in Fig. 4 the output voltage is:

$$V_{o} = \left(1 + \frac{R_{1}}{R_{2}}\right) \cdot \frac{1}{2R_{3}C_{3}R_{4}C_{4}f_{s}^{2}} \cdot v_{m}$$
(8)

### IV OPERATION IN DISCONTINUOUS INDUCTOR CURRENT MODE AND AS A POWER FACTOR CORRECTION CIRCUIT

As three passive switches are present in the converter, theoretically DCM modes can be related to any of the diodes. However, only  $D_2$  and  $D_4$  can induce discontinuous inductor current operation (DICM) as the current through  $D_3$  has a positive slope during the



Fig. 4. The new quadratic BOOST converter and the feedforward circuit.

first topological state. It can be demonstrated that the DICM operation induced by  $D_4$  is quantitatively given by the condition:

$$\frac{2L_1f_s}{R} \le D(1-D)^4 \tag{9}$$

In case of DICM operation because of  $D_2$ , the condition becomes:

$$\frac{2L_2 f_s}{R} \le D(1-D)^2$$
 (10)

Because during its on state the averaged input current equals  $i_{LI}$ , it becomes obvious that in DICM due to  $D_I$  the averaged input current shape is the same as in the conventional boost converter. The inductor current  $i_{LI}$  waveform is presented in Fig. 5.



The operation in DICM due to  $D_4$  and the waveforms in Fig. 5 suggest the possibility to use the converter as an "automatic" or "natural" current shaper when operating in DICM. This is similar and "inherited" from the classical BOOST converter, being a simple solution at low power levels. Keeping in mind that  $v_g$  is now the output of a full wave uncontrolled rectifier fed by a sinusoidal voltage of angular frequency  $\omega$  and amplitude  $V_M$ , we have

$$v_g = V_M |\sin \omega t| \tag{11}$$

Quasi steady state operation related to the line frequency and constant voltage on  $C_l$ , are assumed [6]. Therefore we can admit that  $\overline{i_{C_1}} = 0$  and  $\overline{i_g} = \overline{i_{L_1}}$  Volt-second balance on  $L_l$  provides:

$$Dv_g + d_1(-V_{C_1}) = 0 \tag{12}$$

resulting in:

$$d_1 = D \frac{v_g}{V_{C_1}} \tag{13}$$

On the other side,  $i_P$  is given by:

$$i_P = \frac{v_g}{L_1} DT_s \tag{14}$$

The averaged value of the input current is given by:

$$\overline{i_g} = \overline{i_{L_1}} = \frac{1}{T_s} \frac{1}{2} (D + d_1) T_s i_p$$
 (15)

In (15) if  $d_1$  is replaced from (13) and  $i_P$  from (14), it follows that:

$$\bar{i}_g = \frac{v_g}{R_e} \cdot \left( 1 + \frac{V_M}{V_{C_1}} |sin \,\omega t| \right)$$
(16)

where the emulated resistance is:

$$R_e = \frac{2L_1 f_s}{D^2} \tag{17}$$

From (16) the power factor (PF) and the total harmonic distortion coefficient (THD) can be evaluated as:

$$PF = \sqrt{\frac{2}{\pi}} \frac{\int_{0}^{0} \sin^2 \theta (1 + a \sin \theta) d\theta}{\sqrt{\int_{0}^{\pi} \sin^2 \theta (1 + a \sin \theta)^2 d\theta}}$$
(18)

$$a = \frac{V_M}{V_{C1}}$$
  $THD = \sqrt{\frac{1}{PF^2} - 1}$  (19)

These two merit parameters are represented in Fig. 6 as a function of the ratio  $V_{Cl}/V_M$ . It can be seen that very good PF and THD can be obtained when  $V_{Cl}/V_M$  >0.5, which in practice can be easily achieved.

Inductor  $L_1$  design equation is obtained imposing DICM operation over the whole line half cycle when operated as a PFC circuit. This condition will significantly differ from that of DICM operation as a dc/dc converter given by (9). The design equation can be derived as in [4] and finally results in:

$$L_1 \le \frac{V_M^2}{4P_o f_s} \left( 1 - \sqrt{\frac{V_M}{V_o}} \right) \tag{20}$$

### V SIMULATION RESULTS

All simulations were performed using the CASPOC package (Simulation Research) [7]. First the new quadratic BOOST converter with feedforward, similar to the architecture presented in Fig. 4, was simulated. Converter parameters were:



Fig. 6. Power factor and input current TDH as a function of the ratio  $V_{Cl}/V_M$  in DICM.

$$L_{1} = 237 \mu H; L_{2} = 415 \mu H; C_{1} = C_{2} = 10 \mu F;$$
  

$$R = 100\Omega; f_{s} = 40 k H z;$$
  

$$v_{m} = 3V; R_{1} = 90 k \Omega; R_{2} = 10 k \Omega; R_{3} = R_{4} = 2 k \Omega;$$
  

$$C_{2} = 12.5 n F; C_{4} = 6.25 n F$$

The input voltage was forced to vary with a square waveshape between 8V and 14 V. The simulation results are shown in Fig. 7. It can be seen that after short transients the output voltage tightly follows the prescribed 30V value.

Then the converter was simulated in a PFC application with DICM operation. The parameters of the PFC circuit were:

$$V_M = 70V; L_1 = 30.6\mu H; L_2 = 0.5mH; C_1 = 1\mu F;$$
  
 $C_2 = 470\mu F; P_o = 40W; V_o = 400V; R = 100\Omega;$   
 $f_c = 40kHz; D = 0.2;$ 

After the uncontrolled bridge supplying the converter, a small high frequency filter with  $L_F=80\mu$ H and  $C_F=2\mu H$  was used, in order to suppress the high frequency components from the input current which are large in DICM. In Fig. 8 the input voltage and current waveforms are presented. The expected output voltage of 400 V was confirmed by the simulation which provided an output voltage of 406 V. It can be seen that qualitatively the input current has a closely sinusoidal shape and tightly follows the input voltage. Harmonic analysis of the input current was performed. The input current spectrum is shown in Fig. 9. The input current total harmonic distortion (THD) coefficient was 2.52%, while unity



Fig. 7. Dynamic operation of the quadratic BOOST converter with FF. Input voltage (up) and output voltage (down).

displacement power factor was found. An excellent total power factor of 0.996 was achieved.

### VI CONCLUSIONS

A novel quadratic BOOST converter is proposed. Containing only a single transistor and three diodes, the converter can be easily controlled. The proposed topology exhibits better efficiency compared to a two stage configuration. High output voltages can be obtained and because the minimum off-time is much less restrictive, the converter can operate at a relatively high frequency (500 kHz). A feedforward circuit is developed to be used with the proposed converter. It consists of only two integrators, one comparator and a flip-flop and therefore it can be implemented on an integrated circuit or with generalpurpose components.

The proposed converter is well suited for PFC applications at low power levels. DICM operation of the converter can be exploited because its natural property to be an "automatic" current shaper. This solution leads to a very simple control, without a current loop. Design equations, and DICM operation conditions are provided both for dc/dc and for PFC operation in order to quickly design the required topology.

The simulation results confirmed all the theoretical predictions regarding the converter, the feedforward controller and the PFC applications.

Thus the new converter together with the proposed controller provides simple solutions for wide range dc/dc applications and for low power level power factor correctors.



Fig. 8. PFC operation of the new converter in DICM mode. Input voltage, input current and output voltage (this up to down order).



Fig. 9. Input current spectrum - first 20 harmonics.

### REFERENCES

- D. Maksimović, S. Ćuk, "Switching converters with wide dc conversion range, *IEEE Transactions on Power Electronics*, Vol. 6, No. 1, January 1991, pp. 151-157.
- [2] D. Lascu, "Controlled energy transfer using PWM and resonant converters", *Ph.D. Thesis*, Politehnica University Timişoara, 1998.
- [3] D. Zhou, "Synthesis of PWM dc-to-dc power converters", *Ph.D. Thesis*, California Institute of Technology, 1996.
- [4] R. W. Erickson, D. Maksimović, "Fundamentals of Power Electronics - Second edition, Kluwer Academic Publishers, 2002.
- [5] B. Arbetter, D. Maksimović, "Feedforward pulse width modulators for switching power converters", *IEEE Transactions on Power Electronics*, Vol. 12, No. 2, March 1997, pp. 361-368.
- [6] Z. Lai, K. M. Smedley, "A general constant-frequency pulsewidth modulator and its applications", *IEEE Transactions* on Circuits and Systems-I: Fundamental Theory and Applications, Vol. 45, No. 4, April 1998, pp. 386-396.
- [7] Simulation Research, Caspoc user's manual, 2005.

Seria ELECTRONICĂ și TELECOMUNICAȚII TRANSACTIONS on ELECTRONICS and COMMUNICATIONS

Tom 51(65), Fascicola 1, 2006

# Active compensation in a low voltage network comprises power factor correction capacitor with harmonic current producing loads

Ossama M. Elgendy<sup>1</sup>, A.-M. A. Abass<sup>2</sup>, Ahmed M.A. Mahmoud<sup>2</sup> and A.D. Alkoshery <sup>2</sup>

Abstract—In this paper, a compensation strategy for a lowvoltage network comprises a power factor correction capacitor and non-linear loads connected to the same loadbuss is investigated. The loads in the low- voltage network can be classified, from the harmonics point of view, into harmonic current producing loads, harmonic voltage producing loads and harmonic sensitive loads. The compensation in the low -voltage side of a power network is more reliable, efficient, economic and straightforward. The idea here stems from the fact that when applying a pollution treatment for a river, it is not practical, in all cases, to establish a treatment unit across the river. The more reliable solution is to clean and purify those outlets discharging into the river individually. If this concept could be generalized in industry, it is logical that the cost of applying the proposed compensation strategy to an industrial unit would not be comparable either to the price of the production line or to the penalties paid to authority on the long run. In the next sections, the proposed strategy will be clarified through analysis, design and simulation using a shunt active power filter.

### I. INTRODUCTION

Non-linearities were brought to the utility network with the increasing use of power semi-conductor devices in industrial control. Using these devices in power control creates serious harmonics problems. Power converters have a significant contribution in generating harmonics during switching actions. Low order harmonics usually have considerable magnitudes and diversified phase angles [1]. These harmonics are responsible for the distortion of the line voltage and lead to several adverse effects including equipment overheating, the malfunction solid-state interference of devices and with communication systems [2]. Industrial loads are the massive part of the load of any utility network. These loads are responsible for most problems of power quality [3]. Power factor correction capacitors are connected mainly to a load-buss to control and improve the displacement factor due to linear loads. However, the idea of dealing with the problem of power quality partially on a limited scale is quite convenient. In this case, the load is assumed precisely identified and accordingly, both of current and voltage profiles are predictable at the different loading conditions. In a large multi-busses power system, the loads are changing randomly each moment. Therefore, besides the wellknown problems of applying compensation to such systems, the control techniques discussed in the literature

were suffering from the problem of that time delay between the moment of measuring the load voltage and /or current and that of injecting the compensating current [4]. What can be called "a time-racing problem" arises here because the proper compensating current for the passed moment would not be the same for now as the load surely changes.

#### **II. SYSTEM DESCRIPTION**

An industrial load can be modeled by non-linear load connected to the mains as shown in Fig.1.



Fig. 1. System configuration.

The shunt active filter is mainly a voltage fed -inverter designed to pump a controllable reactive current into the point of common coupling via an interface inductor. The power factor correction capacitor is connected to the same buss with the shunt active filter. The non-linear load as shown is a harmonic current producing type. The bases of the IGBT power transistors are connected to the control circuit. This control circuit is a PWM modulator operates at a high frequency carrier to modulate the inverter current to track a reactive current reference signal. The idea of the current controller is based upon

<sup>&</sup>lt;sup>1</sup> Higher Technological Institute, 10<sup>th</sup> of Ramadan City, Egypt

<sup>&</sup>lt;sup>2</sup> Faculty of Engineering/Electrical Power Department, Aing Shams University, Cairo, Egypt

sensing the output-inverter current and comparing it to a desired reference. By a proper design of a PID controller, the inverter current can be forced to track its reference at steady state.

### III. ANALYSIS

A study for compensation in a low voltage network was introduced in [5]. Taking the interactions of circuit parameters into consideration, it was shown that the optimum compensation is achieved when the following two conditions are fulfilled,

$$If = k ILO (\omega = \omega h)$$
(1)

$$\left|\frac{ZL}{1-k}\right|_{\omega = \omega h} >> \left|Z_{s}\right|_{\omega = \omega h}$$
(2)

Where,  $(I_{L0})$  is the load current,  $(Z_L)$  is the equivalent load impedance,  $(I_f)$  is the reactive current injected by the shunt active filter,  $(Z_s)$  is the equivalent source impedance including the impedance of the feeder- cable to the load,  $(\omega_h)$  is the frequency of the higher dominant harmonics and (k) is the active filter gain. The optimum theoretical value of (k) is unity when  $\omega = \omega_h$  but practically and due to physical limitations, it swings around 0.9 for proper design [5].

The power factor correction capacitor creates a transient voltage magnification when switched into the power system [6]. These voltage surges are dangerous for the semi-conductor switches of the active filter. On the other hand, the capacitor bank itself constitutes an upstream low- impedance path for the reactive current at steady state. The result out of this is that the condition in (2) is no longer hold. As a consequence, the input DC voltage of the inverter fluctuates severely around its nominal value and the performance of the active filter becomes unsatisfactory. To solve this problem, it is necessary to shunt a capacitor  $(C_f)$  across the terminals of the DC supply. The DC voltage across this capacitor is regulated and controlled, in a way, to regain the power balance between the active filter and the mains. Moreover, the DC voltage across  $(C_f)$  must be kept constant to provide a stable operation for the shunt active filter [7].

#### **IV. REFERENCE CURRENT GENERATION**

The instantaneous active and reactive power theory, which referred to as p-q theory, is being used successfully to design and control the active filters. Starting with Park's vector definition for voltage and current and projecting these vectors in two orthogonal stationary frame coordinates  $\alpha$ - $\beta$ , the instantaneous values of active and reactive power can be easily measured. The instantaneous active power (p) and reactive power (q) can be also solved into their fundamental components  $\bar{p}$  and  $\bar{q}$  and their harmonic components  $\tilde{p}$  and  $\tilde{q}$  respectively. These  $\tilde{p}$  and  $\tilde{q}$  are responsible for what so-called "the harmonic distortion power".

There are several ways to derive the p-q algorithms. This entirely depends upon the compensation strategy and the optimum power flow of the system [8]. In this paper, the two components of the reactive reference current ( $i \alpha q$  and  $i \beta q$ ) are extracted by online calculations. Both of the load voltage and current in a-b-c reference frame are sensed and transformed into  $\alpha$ - $\beta$  orthogonal frame. The p-q algorithm used to calculate ( $i \alpha q$  and  $i \beta q$ ) is:

$$\begin{bmatrix} i \alpha q \\ i \beta q \end{bmatrix} = \frac{1}{\begin{vmatrix} v \alpha^{2} + v \beta^{2} \end{vmatrix}} \begin{bmatrix} v \alpha & v \beta \\ v \beta & -v \alpha \end{bmatrix} \begin{bmatrix} \hat{p} \\ \hat{q} \end{bmatrix}$$
(3)

Where,

$$\hat{p} = -\widetilde{p} + p_{av} \tag{4}$$

$$\hat{\mathbf{q}} = -\widetilde{\mathbf{q}}$$
 (5)

The instantaneous active power (p) and reactive power (q) are defined in  $\alpha$ - $\beta$  orthogonal frame according to the p-q theory as:

$$\mathbf{p} = \mathbf{i}_{\alpha} \mathbf{v}_{\alpha} + \mathbf{i}_{\beta} \mathbf{v}_{\beta} = \overline{\mathbf{p}} + \widetilde{\mathbf{p}} \tag{6}$$

$$q = v_{\beta} i_{\alpha} - v_{\alpha} i_{\beta} = \overline{q} + \widetilde{q}$$
(7)

Two high pass filters are required to extract both of  $\tilde{p}$  and  $\tilde{q}$  from (p) and (q) of (6) and (7) respectively. The still-missed term in (4) is ( $p_{av}$ ). This term is obtained by regulating the DC voltage across the capacitor ( $C_f$ ) at the input of the inverter. The actual capacitor voltage is compared to a reference value to obtain the error signal. This error signal contains a higher- frequency component due to the high frequency switching of the inverter. After filtering out this high frequency component using a low pass filter, the error signal is fed to a P-I controller, which is the heart of the voltage loop controller. The output of this controller represents the average active power ( $p_{av}$ ) that passed back to the algorithm of (3). Fig.2 shows the voltage loop controller as simulated by PSIM <sup>®</sup>.



Fig. 2. The voltage loop controller.

#### IV. DESIGN OF CURRENT CONTROLLER

It is convenient to design the current controllers in d-q synchronous frame. The design of a P-I controller in d-q frame eliminates the steady state error since it operates on D.C quantities and the integrator has infinite gain at zero frequency [9].

In Fig.1, assuming that the line voltages at the point of common coupling are  $e_{a_s}e_b$  and  $e_c$  whereas the output

voltages of the inverter are  $v_a, v_b$  and  $v_c$  then, the voltage equations across the interface inductor are:

$$e_{a} - v_{a} = L \frac{d i_{a}}{d t} + R i_{a} ;$$

$$e_{b} - v_{b} = L \frac{d i_{b}}{d t} + R i_{b} ;$$

$$e_{c} - v_{c} = L \frac{d i_{c}}{d t} + R i_{c}$$
(8)

Where, (L) and (R) are the inductance and the internal resistance of the interface inductor respectively. These equations in the stationary a-b-c frame are transformed into the synchronous rotating d-q frame as in [9]. The coupled voltage equations are:

$$\frac{did}{dt} = \frac{e_d}{L} - \frac{R}{L}id + \omega iq - \frac{Vd}{L};$$

$$\frac{diq}{dt} = \frac{e_q}{L} - \frac{R}{L}iq - \omega id - \frac{Vq}{L}$$
(9)

A method for de-coupling these equations is described in [10]. Two control parameters  $h_d$  and  $h_q$  are introduced. The cross coupling terms are grouped into  $h_d$  and  $h_q$  as follows:

$$h d = e d - v d + \omega L i q$$
 (10)

$$h_q = e_q - v_q - \omega L \, i_d \tag{11}$$

Substituting  $h_d$  and  $h_q$  into (9), the simplified de-coupled state equations are:

$$L \frac{dia}{dt} = ha - R ia \qquad (12)$$

$$L\frac{diq}{dt} = h_q - R i_q$$
(13)

Taking Laplace transform for both sides of (12) and (13) and rearranging, the transfer functions that relate the output parameters ( $i_d$  and  $i_q$ ) to the new input parameters ( $h_d$  and  $h_q$ ) can be obtained.

The components of reference reactive current in the d-q synchronous rotating frame are obtained by transforming ( $i \alpha q$  and  $i \beta q$ ) from the  $\alpha$ - $\beta$  frame into the d-q frame. Assuming that  $\alpha$ -axis coincides with the d-axis, then the components of the reference reactive current  $i_d^*$  and  $i_q^*$  in the d-q frame are:

$$\begin{bmatrix} i a^{*} \\ i a^{*} \\ i q^{*} \end{bmatrix} = \begin{bmatrix} \cos(\omega t) & -\sin(\omega t) \\ \sin(\omega t) & \cos(\omega t) \end{bmatrix} \begin{bmatrix} i \alpha q \\ i \beta q \end{bmatrix}$$
(14)

Where  $(\omega)$  is the supply frequency. The complete closed loop current controller is shown in Fig.3.





It should be noted here that the closed loop current controller of  $i_q$  is identical to that of  $i_d$ . The design procedure of the P-I controller for a similar second order system is discussed in more details in [10]. Accordingly, the parameters of the P-I controller are found to be:

$$k_p = 2\xi\omega_n L - R$$

 $k_i = L \omega_n^2$ 

A control criteria to select the proper values of the damping ratio ( $\xi$ ), the natural frequency ( $\omega_n$ ) and the cutoff frequency of the interface filter, which filters out the unwanted higher harmonics of the inverter current and for simplicity is not shown in Fig.1, is also discussed in the same reference.

#### V. DESIGN OF THE VOLTAGE CONTROLLER

The state equation describes the current balance in the capacitor circuit is:

$$\frac{d V_{dc}}{dt} = \frac{1}{C_f} \left( S_a i_a + S_b i_b + S_c i_c \right) \quad (15)$$

Where  $S_a$ ,  $S_b$  and  $S_c$  are the switching functions of the inverter switches. For a PWM controlled inverter, these switching functions are non-linear in their nature. The output voltages of the inverter  $v_a$ ,  $v_b$  and  $v_c$  can be expressed in terms of these switching functions as follows:

$$v_{a} = S_{a}V_{dc} ;$$

$$v_{b} = S_{b}V_{dc} ;$$

$$v_{c} = S_{c}V_{dc}$$
(16)

Taking only the fundamental components of these switching functions into consideration,  $S_a$ ,  $S_b$  and  $S_c$  can be written in a-b-c reference frame as [10]:

$$S_{a} = \frac{M}{\sqrt{3}} \cos(\omega t + \delta);$$
$$S_{b} = \frac{M}{\sqrt{3}} \cos(\omega t + \delta + \frac{2\pi}{3});$$

$$S_{c} = \frac{M}{\sqrt{3}} \cos(\omega t + \delta - \frac{2\pi}{3})$$
(17)

Where (M) is the modulation index and ( $\delta$ ) is the power angle. The transformation of the equations set (17) into d-q synchronous rotating frame gives:

$$S_{d} = \frac{M}{\sqrt{2}} \cos (\delta);$$
$$S_{q} = \frac{M}{\sqrt{2}} \sin (\delta)$$
(18)

Applying the same transformation to the equations set of (16) gives:

$$v d = S d V dc$$
;  
 $v q = S q V dc$ 

(19)

Substituting  $(v_d)$  and  $(v_q)$  into (10) and (11), then (15) can be rewritten in terms of the control parameters  $(h_d)$  and  $(h_q)$  as follows:

$$\frac{d V_{dc}}{d t} = \frac{e_d - h_d}{C_f V_{dc}} i_d + \frac{e_q - h_q}{C_f V_{dc}} i_q \qquad (20)$$

However, for more clarity, (20) can be written in terms of the cross-coupled parameters as:

$$\frac{d V dc}{dt} = \frac{S d V dc - \omega L iq}{C f V dc} i d + \frac{S q V dc + \omega L i d}{C f V dc} i q \qquad (21)$$

As the dynamics of the current controller is much faster than the dynamics of the voltage controller and the inductance of the interface inductor (L) is normally  $\ll 1$ , then, (21) can be simplified to:

$$\frac{\mathrm{d}\,\mathrm{V}_{\mathrm{dc}}}{\mathrm{d}\,\mathrm{t}} = \frac{1}{\mathrm{C}\,\mathrm{f}} \left( \mathrm{S}\,\mathrm{d}\,\,\mathrm{i}\,\mathrm{d} + \mathrm{S}\,\mathrm{q}\,\,\mathrm{i}\,\mathrm{q} \right) \tag{22}$$

Applying linearization to (22), the linearized- voltage state equation becomes:

$$Cf \frac{dVdc}{dt} = \overline{S} d \Delta i d + \overline{S} q \Delta i q + \overline{i} d \Delta S d + \overline{i} q \Delta S q \qquad (23)$$

Neglecting the dependency of  $i_d$  and  $i_q$  on the input variables  $S_d$  and  $S_q$  and taking into consideration that the voltage controller must act on the direct component of the current i.e.  $i_d$  hence, (23) is simplified to:

$$\frac{dV dc}{dt} = \frac{\overline{S} d}{C f} \Delta i d$$
(24)

The intermediate value of  $(S_d)$  which denoted  $(S_d)$  in (24), is hold when the inverter output voltage and the mains voltage are equal i.e. when  $(e_d = v_d)$ . In other words, this occurs only when  $\delta = 0$ . Substituting for both of  $(\delta)$  and the modulation index (M) by its definition in Eq.(18), then  $(\overline{S}_d)$  can be expressed as:

$$\overline{S} d = \sqrt{\frac{3}{2}} \frac{V_1}{V dc}$$
(25)

Where,  $(V_1)$  is the line r.m.s value of the inverter output voltage [11].

The closed loop voltage controller is shown in Fig.4.





The overall transfer function of this controller can be written as:

$$Gc (s) = \frac{1}{C_{f}} \frac{k_{pc} \overline{S} d(s + \frac{K_{1c}}{k_{pc}})}{s^{2} + \frac{k_{pc} \overline{S} d}{C_{f}} s + \frac{k_{ic} \overline{S} d}{C_{f}}}$$
(26)

Comparing the transfer function of (26) to the standard well-known transfer function of the second order system, the parameters of the P-I controller of the voltage loop can be obtained as follows:

$$k_{pc} = \frac{2 C f \xi c \omega_{nc}}{\overline{S}_{d}};$$

$$k_{ic} = \frac{C f \omega^{2}_{nc}}{\overline{S}_{d}}$$
(27)

As the dynamics of voltage controller is supposed to be much slower than that of the current controller, the value of (C<sub>f</sub>) is chosen to be 1000µF. The voltage of the D.C buss is set to be 600V. The natural frequency (f<sub>nc</sub>) should be much less than 50Hz. It is selected to be (10Hz) in this paper. The low pass filter in the voltage loop controller, shown in Fig.2, is tuned to have a cutoff frequency of (70Hz). Finally, the value of the damping ratio ( $\xi_c$ ) is selected to be  $\frac{1}{\sqrt{2}}$  to ensures a good margin of stability and minimum paraentage quarkhoot

and minimum percentage overshoot.

#### VI. SIMULATION RESULTS

The system was fully simulated using PSIM6. PSIM6 depends upon ready-made modules to imitate the performance of real circuits with high accuracy [12]. The system includes a model for 20KVA non-linear load and power factor correction capacitor ( $120\mu$ F,1000V) per phase. Fig.5 shows the non-linear load current, which is the supply current when providing no compensation.

Fig.6 shows the supply current and the supply voltage for phase-A after providing compensation. It is clear that the

supply current became sinusoidal, smooth and in phase with the supply voltage. The system shows excellent transient response. As expected, a current was slightly high when the power switched on but it was damped rapidly and the supply current started to follow the supply voltage within the first half-cycle.



Fig. 5. The supply current without compensation.



Fig.6. The supply current and voltage after compensation for phase-A.

The reactive current of the shunt active filter is shown in Fig.7. The current spikes are clear due to the effect of the P.F capacitor.



Fig. 7. The reactive current of the active filter.

The power regulated by the voltage controller  $(P_{av})$  is shown in Fig. 8. This regulated power is a measure of the

instantaneous active power exchanged between the active filter and the mains to achieve the power balance of the system.

Finally, the frequency spectrum of the supply current after compensation for phase-B, is shown in Fig.9. It is obvious that the supply current is represented by its fundamental component while all the higher dominant harmonics in the current spectrum were successfully rejected.



Fig. 8 The regulated average power (Pav).



Fig.9 The frequency spectrum of the supply current after compensation for phase-B.

#### VII. CONCLUSIONS

Active compensation for a low voltage network comprises a non-linear industrial load and power factor correction capacitor, was investigated. The problems caused by these capacitors when they switched into the power network such as creating high voltage spikes and a low impedance path for higher dominant harmonics upstream were overcome. The design of both the current and the voltage controllers, according to the proposed strategy, provides a clean power, a safe operation for the shunt active filter and a balanced exchange of instantaneous power between the active filter and the mains. The strategy also fits well the controlled- drives as they are mainly classified as harmonic current producing loads. Moreover, activating the policy of load identification, according to the harmonic type, can lead to an excellent compensation and solve what is called the "time- racing problem" plus the other well-known problems arise when providing on-line compensation

using power active filters. Finally, the cost of applying such compensation strategy in industry can not be comparable either to the price of a production line or to the penalties that would be paid to authority on the long run.

#### References

[1] H. Akagi, A. Nabae, Y. Kanazawa," Instantaneous reactive power compensators comprising switching devices without storage components", IEEE Trans., Ind.Appl., vol.IA-20, no.3, pp.625-630,1984.

[2] M. Takeda, K. Ikeda, Y. Tominaga," Harmonic current compensation with active filters", IEEE/IAS ,Annual meeting, pp.808-815,1987.

[3] H. Akagi ,"Trends in active power line conditioners", *IEEE/IES, IECON*, pp.19-24, 1992.

[4] E. Watanabe, M. Stephan , M. Aredes, "New concepts of instantaneous active and reactive powers in electrical systems with generic loads", IEEE Trans., Power Del., Vol.8, no.2, pp.697-703,1993.

[5] D. Graovac, V. Katich, A. Rufer, "Universal power quality system- An extension to universal power quality conditioner", 9<sup>th</sup> EPE/PEMC, vol.32,pp.32-38, 2000.

[6] Mark McGranaghan, "Active filter design and specification for control of harmonics in industrial and commercial facilities", Electrotek Concepts, Inc., Knoxville, USA, pp. 1-9,2002.

[7] N. R. Zagari, et al.. Performance investigation of a current – controlled voltage-regulated PWM rectifier in rotating and stationary frame", IEEE Trans. Ind. Elect., vol.42, no.4, pp.396-401, 1995

[8] H.Akagi, Akira Nabae and S. Atoh," Control strategy of active filters using multiple voltage-source PWM converters", IEEE Trans., Ind.Applicat., vol.IA-22,no.3,pp.460-465, May 1986.

[9] B. H. Kown, J.H. Youm, J. W. Lim," A line-voltage – sensorless synchronous rectifier". IEEE Trans., Power Elect. , vol. 14, no.5, pp.967-972, 1999.

[10] P. Verdelho, G. D. Marques," An active power filter and unbalanced current compensator", IEEE Trans., Ind. Elect., vol.44, no.3, pp.321-328, 1997.

[11] S. Kim, P. N. Enjeti, " A new hybrid active power filter (APF) topology", IEEE Trans. , Power Elec., vol.17, no.1, pp.48-54, Jan. 2002.

 $\left[ 12\right]$  PSIM User's Guide, Version 6.0 , POWERSIM  $\,$  Inc.,USA, June 2003  $\,$ 

Seria ELECTRONICĂ și TELECOMUNICAȚII TRANSACTIONS on ELECTRONICS and COMMUNICATIONS

Tom 51(65), Fascicola 1, 2006

# AMR Gas Meters System by Radio - A New Trend in Natural Gas Metering Technology in Romania

Monica Sabina Crainic<sup>1</sup>

Abstract – Natural gas is a non-regenerable energy source. For this motive it must be managed properly to protect it for future generation. Proper management of natural gas reserves requires submetering. Submetering of natural gas consumption and revenue collection is traditionally accomplished using diaphragm gas meter. To resolve some problem of revenue collection new technologies liken automatic meter reading is implemented. In this context we at AEM Luxten Lighting Co produce a radio module for automatic gas meters reading and the reading system for this gas meters.

Keywords: flowmeters, diaphragm gas meter, natural gas submetering, radio module for gas meters reading

## I. INTRODUCTION

Revenue collection is one of the core activities of any utility inclusive natural gas distribution company. This has traditionally been accomplished using conventional credit meters like diaphragm gas meter, with regular meter reading, extension of credit to customers and normal credit collection mechanisms.

This process is costly, with numerous inherent problems for both utility and customers. To solve some of these problems new technologies like automatic meter reading (AMR) [1-4] is implemented which offer benefits to both parties.

AMR was first tested 45 years ago when trials were conducted by AT &T in cooperation with a group of utilities and Westinghouse After those successful experiments AT & T offered to provide phone system-based AMR services at \$ 2 per meter. The price was four times more than the monthly cost of a person to read the meter-50 cents. Thus the program was considered economically unfeasible.

The modern era of AMR began in 1985, when several major full-scale projects were implemented. AMR systems have been available to the utility industry for more than 20 years. However few natural gas utilities [1, 4] have chosen to implemented large scale AMR systems to replace manual meter reading. Despite the fact that AMR does not fundamental change the traditional way of collecting it does open up a communications channel between the utility and the consumer.

## II. THE LEVELS OF AMR METERING SYSTEM

AMR systems operate on three levels [1]. At the lowest level are the mechanical gas meters with pulse output and an interface module, which allows data to be transmitted from this remote device to a central location. These meters are installed at the consumer's home. In many instances this communication interface is bidirectional and allows central office signal to be received by the remote unit as well. The next level is the communications systems used for the transmission or telemetry of data and control send signals between the meter interface units and the central office. At the top level is the central office system equipment including receivers. data concentrators, controllers, host upload links and host or central computer with the data base for the collection of the metered gas consumption.

# 2.1. Mechanical gas meter with pulse output

These are volumetric dry, diaphragms gas meters [5-6] meant for measuring domestic natural gases consumption. They have internal chambers with rubber walls that alternately fill and empty with the flowing gas. The mechanical motion thus generated is linked to a gear mechanism that moves the dials on the meter index (display) showing the volume of gas that has passed through the meter. Instantaneous flow rate is typically not measured. The diaphragm dry gas meters comply with OIML R6, R31 and to SR 6681-98 provisions. Some technical characteristics are presented in Table 1.

| Tabl  | e 1 | Г11 | al |
|-------|-----|-----|----|
| 1 401 | • • |     | ~  |

|                                            | G 1,6               | G 2,5 | G 4   |
|--------------------------------------------|---------------------|-------|-------|
| Cyclic volume V (dm <sup>3</sup> )         | 1,2                 | 1,2   | 1,2   |
| Maximum flow $Q_{max}$ (m <sup>3</sup> /h) | 2,5                 | 4     | 6     |
| Minimum flow $Q_{min}$ (m <sup>3</sup> /h) | 0,016               | 0,025 | 0,040 |
| Maximum pressure P <sub>m</sub> (bar)      | 0,5                 |       |       |
| Environmental and gas                      | - 20 +50 ° C        |       |       |
| temperature range                          |                     |       |       |
| One pulse value (on request)               | $0,002 \text{ m}^3$ |       |       |
| Counter range                              | 99999,999           |       |       |

<sup>&</sup>lt;sup>1</sup> AEM – Luxten Lighting Company SA, Gas and Water Meter Research Department, 26 Calea Buziasului 300693 Timisoara, Romania, Tel: +40-256-222200, Fax +40-256-490928, e-mail sales@aem.ro

| Connections               | G1 or G1 ¼"                            |
|---------------------------|----------------------------------------|
| Maximum admissible errors | ± 3% for                               |
|                           | Q <sub>min</sub> ≤Q <q<sub>max</q<sub> |
|                           | ± 1,5% for                             |
|                           | $0,1Q_{min} \le Q \le Q_{max}$         |
| Weight (kg)               | 2,5                                    |
| Overall dimensions (mm)   | $243 \times 228 \times 172$            |

Their cases are cupped steel bodies with electrostatic spray paint with epoxipolyesteric powder. The rotation of gear is transferred via a magnetic coupling.

The gas meter with pulse output converts the data obtained from mechanical meter into an electrical signal by means of a reed switch group that is activated by a permanent magnet. It makes a sensitive reading and gives 2 pulses per one liter.

### 2.2. Interface module

Volumetric dry, diaphragms gas meters with pulse output has an interface module with power supply, meter sensors, controlling electronics and a communications interface that allows data to be transmitted from this remote device to a central location. In many instances this communication interface is bi-directional and allows central office signals to be received by the remote unit as well.

Every gas meter must have such interface unit to be remotely read.

The AMR system starts at the meter. Some means of translating reading from rotating meter dials intro digital form is necessary in order to send digital metering data from the customer site to a central point.

### 2.3. Communications systems

Communications systems are used for the transmission or telemetry of data and control send signals between the meter interface units and the central office. Typically such communications take the form of telephone [1, 7-9], powerline carrier (PLC) [1,10], radiofrequency (RF) [1, 11b-11c, 12], or cable television [1]. The system components in the communications systems depend on the communication media used.

Radio is used in 90 % of the AMR meters installed around the world, making reading meters by radio the fastest growing segment of the AMR industry. It involves retrofitting an existing mechanical gas meter with pulse output with a radio AMR module [11b] that contains a radio transmitter and some times also a radio receiver. AMR modules work by sensing the mechanical motion that drives the mechanical register.

Radio AMR meter modules operate by transmitting periodically, or by responding to a radio interrogation. Periodic transmitting relies on either a fixed receiver being present nearby, or a mobile radio in a handled computer or mounted in a vehicle coming with range when meter data is required.

The operation of radio AMR meter modules falls within the regulatory agencies of each country. These regulations determine the radio frequency, the transmission power levels and other technical characteristics (see table 2) of radio operation [11c].

Table 2 [11 b]

Communication channel frequency: 868 MHz; Modulation: RF-FSK; Radiated power: max. 3mW (5dBm); Transmission mode: bi-directional communication; The communication protocol: M-bus; The communication distance in open field: up to 200 m; Supply: Li battery - 3.6V (10 years life-time); Protection degree: IP 54; Operating temperature: -40 C...+60 C; Standards: according to R&TTE Directive;

The radio module for gas meters reading (see fig.1) is an instrument intended for the remote reading of the consumption recorded by a gas meter.

The module attached to gas meter meters pulses whose number is proportional to the gas volume measured by the meter. At the receipt of a radio message following a reading request, the module transmits by radio the value of the pulse counters.



Fig. 1 Radio module for gas meter reading

The radio module is made up of the following:

• a pulse generator which takes over the pulses from the gas meter (the pulse has the weight of a certain gas volume); • the printed board which contai ns a microcontroller with metering and communication functions, the radio circuit and the

- radio aerial;
- the battery for the electronic circuits supply;

• the case fixed on the gas meter, which contains the printed board and the battery.

### 2.4. Central office systems equipment

At the top level is the central office system equipment including receivers, data concentrators, controllers, host upload links and host or central computer.

There are three major building block functions that the meter interface and related electronics must perform.

First, an electro-optical interface according to EN61107 (IEC 62056-21); must be incorporated into or attached to the meter. This converts informations conveyed by the meter's mechanical register indexes, into electronic signals which may be processed, manipulated, stored and transmitted.

The second functional building block is a controller unit consisting of a low-voltage power supply, signal processing electronics, microcomputer, random access memory and program memory used to store the real-time run or operating system program. The controller unit is used to process the signal originating from the meter's electro-optical interface devices. In effect, the controller unit converts the meter's electromechanical interface device signals into computer type converts key pad entries into numbers appearing on the display. The controller's RAM memory maintains an up-to-the-minute mirror image of the meter's dials and as the dials increment, so do the numerical representations stored in RAM.

The third functional building block is the communication scheme and its associated electronics transmit/receive electronics.

### III. REMOTE READING SYSTEM

Reading system is intended for the remote data collection concerning the consumption registered by gas meters equipped with radio module.

The system is made up of the following:

• gas meter equipped with radio module for remote reading (see pct. 2.1 - 2.3);

• PSIONWorkabout hand-held terminal equipped with radio interface;

• central computer with the database for the collection of the metered gas consumption (see pct 2.4).

On site data collection concerning gas consumption is carried out by means of PSION hand-held terminal provided with radio communication interface, and data storage is achieved on a PC. For these functions carrying out GazRadio\_PSION software application is used. This application is made up of two modules: • GazMP, for hand-held terminals of PsionWorkabout type

and

• Gaz MBD, for Purchase.

The GazMP module communicates with the gas meter through RS232 serial interface of Psion Workabout hand-held terminal by means of the radio module, and the communication with the PC is made by means of a RS232 cable. The application user interface is represented by a menus and dialog boxes system. The application starts working only after entering the user password. After the password checking, the user can use a menu comprising the following:

• configuration operations in the communication mode,

• addresses list loading,

operations of current data reading and

• operations of current data transfer on a PC. The configuration operations in the communication mode consist of the following:

a) Communication mode,

The program allows the use of the following external devices for the communication processes:

1. RS232;

2. Dock-Station;

b) The choice of the address list,

There can be loaded addresses lists, which contain information about the gas consumers (name, domicile and meter series).

These lists can be subsequently used in turn for the gas meters reading.

The lists are created by means of GazMBDprogram.

The selected list can be viewed entirely or there can be viewed only the consumers those have not been read.

c) List deleting

Consumer's lists can be deleted, as needed.

The reading operations consist of the following:

### a) Current data reading

The program allows current data reading through the radio module. By operating this control, the following dialog box is displayed:

\*\*\*\*\*\*

After pressing "Tab" key, the options for the address selection will displayed:

Manual

Name 1 l Domicile 1 l Address 1 l Name 2 l Domicile 2 l Address 2 l

\*\*\*\*\*

In case there is no current list, only "Manual" option is displayed.
The meter can be read in turn, by selecting an address from the list or by entering the address with the keyboard, if <manual> option is selected.

If "All meters" is set up on "Yes", there will be read all the previously loaded meters, or only the meters that have not been read, as function of the chosen option.

#### \*\*\*\*\*\* \*\*\*\*\*

Multiple readings

Select: <-All meters-> <-Unread meters->

#### GO ON ENTER

\*\*\*\* \*\*\*\*\*

The data thus read are grouped in a directory, and the file names are created on the basis of the serial information (identifier). The hand-held terminal will display the following data:

- the identifier (address)
- the measured volume (m3)
- current time
- current date
- b) Manual data entering

The program also enables the manual entering of the following data:

- the identifier (address)
- the measured volume (m3)
- current time
- current date

GazMBDsoftware module has been intended to run under Windows 95, 98 and carry out the following:

The transfer of the current data stored in PSION handheld terminal, and the deleting of the records from PSION hand-held terminal can be carried out by operating the controls of menu:

- Current data
- PSION data deleting

These functions are correlated with the similar functions of GazMBDprogram on PsionWorkabout hand-held terminal.

Data display in the view zone and their deleting by operating the controls of menu:

- View zone deleting
- Current data view

Viewing certain information from the data base by operating the controls of menu

- Search
- The first
- The preceding one
- The following
- The last

The users. consumers passwords and lists configuration by operating the controls of menu:

- Consumers
- PSION password
- Consumers list

The database can also be used by other specific applications: analysis, forecasting, billing etc.

Technical characteristics of remote reading system for gas meters are:

The maximum number of consumers stored by the HHU (2M memory): 10,000 consumers;

- HHU autonomy: 24h;
- Data about the radio interface:

- it uses the free frequency band (no license required);

- communication channel frequency: 868 MHz;
- radiated power: max. 3mW (5dBm);
- the antenna: internally executed;
- DB9 connector for RS232;
- supply: Li battery, 3.6V (25 000 readings).
- One meter reading time length: 5 seconds.

#### **IV. ABOUT REFERENCES**

Submetering of natural gas consumption after a long time of relative stagnation is moving ahead rapidly to day based on new technologies: electronics based meters and advances in communications.

AMR metering replace not only the classical meters but also:

- the billing system,
- the reading of the meters and
- the administration of revenue collection.

The AMR capability could subsequently be an added in an evolutionary manner, in order to offer advantages over and above the simple payment function like added

- value service,
- fraud control.
- tariffs incentives and
- unattended dwelling •

#### REFERENCES

[1] Tom P Tomarkin, "Automatic meter reading" Public Power Magazine 50 (5) 1992

\*\*\*, "Automatic meter reading", Cognyst Consulting LLC [2] Publications, www.cognyst.com/amr/

[3] Glenn Carlson, "Metering reading decisions AMR systems offer economic solutions", Pipeline & Gas Journal July 2000

[4] Carl Poter, "Automation advantages AMR technology proves out in Semco Energy's growth", Pipeline & Gas Journal July 2000

[5] \*\*\*, Omega Transactions: Technical Reference Series vol. 4 Flow & Level Measurement 2001

[6] Dane Enrich "A guide to metering technologies" ASHRAE Journal October 2001 p.33

[7] Robert Wilkinson, "Using modems in remote meter reading" Metering International Issue 1, 1998,

[8] \*\*\*, "Wireless AMR overwiev" Metering International Issue 1, 2002,

[9] \*\*\*, "Telephone network and modem technology options for remote meter reading"

[10] \*\*\*, "Low voltage pover line carrier automatic meter reading

systems", Archnet Technology Ltd 2001, [11] \*\*\*, Catalogue AEM Luxten Lighting company SA www.aem.ro:

(a) Gas meters G 1,6; G 2,5; G4 and Gas meters G4T

- (b) Radio module for gas meter reading
- (c) Remote reading system for gas meters

[12] Richard G Geiger, "Reading meters by radio", Metering International Issue 2, 1998.

Seria ELECTRONICĂ și TELECOMUNICAȚII TRANSACTIONS on ELECTRONICS and COMMUNICATIONS

Tom 51(65), Fascicola 1, 2006

### An Analog Computing Circuit for SVM classifiers

Lelia Feștilă<sup>1</sup>, Lorant Andras Szolga<sup>2</sup>, Mihaela Cîrlugea<sup>3</sup>, Mihaela Gordan<sup>4</sup>

Abstract – We propose an analog nonlinear currentmode circuit for computing the decision function in a SVM classifier based on radial basis kernels. The validity of design and operation was proved by simulations.

Keywords: SVM, Euclidian distance, analog computing, classifier

#### I. INTRODUCTION

Support vector machines (SVM) combine many approaches of artificial intelligence and neural networks. Mathematically they are based on statistical learning theory and are especially suited for adaptive object detection and identification with sparse training data [1]. The SVM classification goal is to assign an object to a class that contain similar objects. The SVM is trained with a set of positive and negative labeled examples. Relevant object features are extracted and retained in a set of support vectors.

The automata's response is a decision function that is expressed by a linear combination of kernels whose argument depends on both support and test vectors. The most kernels are based on internal products for polynomial classifications and for the multilayer perceptions [1] [8].

Other categories of classifiers are based on the radial basis functions that depend on the Euclidian distance (ED) between two vectors  $X_m$  and X:

$$D_m(X, X_m) = \|X_m - X\| = \left(\sum_{i=1}^N |X_{mi} - X_i|^2\right)^{\frac{1}{2}}$$
(1)

The kernel  $K(\bullet, \bullet)$  of such a classifier [7] can be linear (proportioal to  $D_m$ ), a smooth limiter or a Gaussian function:

$$K\left(\left\|X-X_{m}\right\|,c\right)=ke^{\left(\frac{-\left\|X-X_{m}\right\|^{2}}{c}\right)}$$
(2)

X is the input vector and  $X_m$  the reference vector which in SVMs, is called support vector SV. Coefficient c is the width of the kernel. The classifier computes the decision function :

$$y = sign\left[\sum y_m \alpha_m K\left(\left\|X - X_m\right\|, c\right) - b\right]$$
(3)

where  $\alpha_m$  are synaptic weights and  $y_m$ , the labels +1 and -1 for positive and negative SVMs respectively and **b** is the bias term.

The vector X belongs to the class represented by positive defined SVs if its resulted label  $y \ge 0$ .

Although the number of SVs is usually much smaller than the number of training examples because of large dimensions and large degree of variability in the object class, an excessive amount of computation can appear in both learning and classifying process. The computational time is dominated by the calculation of kernels, so that computing time of large dimension nonlinear functions needed. Therefore is implementing such classifiers in hardware becomes a good alternative to software implementations especially in the case of real-time operation. Analog devices are recommended in such cases because of their run-time performance. They can perform very fast linear and nonlinear mathematical operations that are expensive in digital domain (multiplication, division, square-root, squaring, geometric mean ). Current-mode CMOS transliniar circuits have also many other advantages like low voltage, low power aned simple cell structures requiering a small area.

In order to be able to study, analyze and develop different VLSI structures for analog computing with applications in SVM classifiers we created a Pspice environment containing a basic cell library and also some computing blocks for nonlinear functions like ED or different types of kernels.

We designed and simulated an analog computing circuit for parallel SVM image classifiers. The analog hardware is used only to classify unknown images.

Bazele electronicii, Str.G.Barițiu 26-28, 400027 Cluj-Napoca, e-mail Mihaela.Cirlugea@bel.utcluj.ro <sup>4</sup> Facultatea de Electronică, Telecomunicații și Tehnologia Informației, catedra

<sup>&</sup>lt;sup>1</sup> Facultatea de Electronică, Telecomunicații și Tehnologia Informației, catedra

Bazele electronicii, Str.G.Barițiu 26-28, 400027 Cluj-Napoca, e-mail Lelia.Feștilă@bel.utcluj.ro

<sup>&</sup>lt;sup>2</sup> Facultatea de Electronică, Telecomunicații și Tehnologia Informației, catedra

Bazele electronicii, Str.G.Barițiu 26-28, 400027 Cluj-Napoca, e-mail Szolga.Lorant@bel.utcluj.ro

<sup>&</sup>lt;sup>3</sup> Facultatea de Electronică, Telecomunicații și Tehnologia Informației, catedra

Bazele electronicii, Str.G.Barițiu 26-28, 400027 Cluj-Napoca, e-mail Mihaela.Gordan@bel.utcluj.ro

Training is performed separately using a dedicated software [8].

The presented circuit is destined to SVM classifiers based on radial basis kernels. As we know, the existing hardware implementations are mainly based on polynomial kernels. Radial basis kernels could only be approximately implemented with these types of structures or need extra look-up tables. The proposed circuit computes the ED, the nonlinear kernel and multiplies it by label and weight.

The ED calculator is simpler as the one found in literature [3] containing only 2N+1 cells/template not 3N+1 cells/template as in [3]. Using an extra multiplier for the weight  $\alpha$  we could extend the multiplier linearity domain over the one obtained by bias controling of a smooth limiter as in [6].

By simulations we proved the feasability and validity of the algorithm and design and set appropriate parameters for a good functionality of each component and also for the whole operating chain. Chapter 2 describes the algorithm for ED calculation and determination of the decision function while in chapter 3 we present the circuit. Simulation results are given. The circuit functionality was checked on a small dimension image detection problem, presented in chapter 4.

#### II. ALGORITHM OF THE PROPOSED CLASSIFIER

A radial basis classifier circuit compares an unknown pattern **X** with a given set of **M** predefined patterns  $\mathbf{X}_{m}$  (m= 1,...,M), called support vectors SVs and calculates distance ED denoted D(X,X<sub>m</sub>) between **X** and each VS prototype ( $\mathbf{X}_{m}$ ). The distance (1) is:

$$D_m(X, X_m) = \sqrt{(X_1 - X_{m1})^2 + \dots + (X_N - X_{mN})^2} \quad (4)$$

where m=1÷M is the number of SVs,

 $X={X_1,X_2,...,X_N}, X_m={X_{m1},X_{m2},...,X_{mN}}, N$  is the number of features, in our examples, the number of pixels.

The classifier based on ED implements (4) by doing the difference between X and  $X_m$ , squaring each result, summing the terms and finally applying the square root. In our circuit kernel K is an inverting smooth limiter with controllable gain and limits. Finally function f is calculated to obtain the decision y:

$$f(\|X - X_m\|) = \sum y_m \alpha_m K_m(\|X - X_m\|)$$
(5)

$$y = sign[(||X - X_m||) - b]$$
(6)

#### III. ANALOG PARALLEL ARCHITECTURE AND BUILDING BLOCKS CELLS

Fig.1 shows the general block diagram of a classifier with parallel architecture.



Figure 1. General block diagram of the classifier

Each path permits the calculation of one term  $y_m \alpha_m K_m(||X-X_m||)$  in the sum (5). For parallel current mode architectures these terms are currents and can be simply summed by a direct connection as Fig.1 shows.

The ED calculator contains N substractors, N squarers and a square-rooter/template. The substractors make simply current differences by directly connecting outputs of current mirrors and inverting current mirrors [2].

Fig.2.a shows the circuit used for realizing the square of a bidirectional current [10]. Its output is of the form:

$$I_{out} = \frac{i_{in}^2}{8I_B} \tag{7}$$

By simulations we proved the validity of the circuit, determined the optimal biasing current I<sub>B</sub> and checked the theoretical conditions [2]  $||i_{in}|| \le 4I_B$ . Figures 2.b and 2.c show examples of simulation.



c) time diagram.

Fig.3.a represents the schematic of a geometric mean circuit [3]. One can calculate [2] and prove by simulations that the output current of this circuit is:

$$I_{out} = 2\sqrt{I_x I_y} \tag{10}$$

The simulations are shown in Figures 3.b and 3.c for input currents  $I_X$ ,  $I_Y$ (dots) and  $I_{out}/2$  the half of output current that is the geometric mean of  $I_X$  and  $I_Y$ . In the classifier schematic we use this block for squarerooting the sum of squares and set  $I_x = I_B$ .

- time diagram. c)

The smooth limiter function close to a sigmoidal form is realized with a differential CMOS inverting amplifier (DA).

Fig.4.a and Fig.4.b shows the input-output characteristics for different biasing currents I<sub>B</sub>. Because input signals supplied by the square-rooter are positive only the fourth quadrant will be used.



a) circuit schematic;

b) in/out transfer characteristic.

The multiplication by  $\pm \alpha$ , resulted from a software training, is performed by a multiplier shown in Fig.5. It is a four quadrant multiplier used to realize product  $\alpha_m y_m K$ . One can calculate that the output is [2]:

$$I_{out} = \frac{I_x I_y}{2I_R} \tag{11}$$

The performed simulations in Fig.5.b and c proved this result.

We chosed this variant with a separate multiplying block instead to simply control or set the biasing current of the DA beacause for certain applications the weights  $\alpha$  can vary in a large domain and labels and y can be positive or negative. By using a multiplier the domain of permitted  $\alpha$  values was considerable increased because of the good linearity domain of the multiplier (Fig.6.b)





Figure 5. Four-quadrant current multiplier

- a) circuit schematic;
- b) in/out transfer characteristic;
- c) time diagram.

If the distances  $||X-X_m||$  are calculated in parallel as Fig.1 shows, the circuit is fast and does not need a sumator accumulator. For area reasons euclidian distances can be also sequentially calculated, but with a lower run-time.[4]

Four paths of the whole simulated structure of the classifier are shown in Fig.6.



Figure 6. A part of the simulated circuit

#### IV. EXPERIMENTAL RESULTS

We took an example of a binary pattern classifier. Each template is a 4x4 black and white image. For a black quadrant, the input current is  $25\mu$ A and for a white one  $15\mu$ A. For each pair (**X**,**X**<sub>m</sub>) we used 16 circuit paths, each of them containing modules for difference and power. The 16 output currents are summed and enter the square-root-circuit (Fig.6). A current mirror is also needed for adapting impedances. The SVM was trained separately by soft for identifying a diagonal in a 4x4 image. Some experiences needed to determine the proper number of positive and negative training vectors. The best result was obtained for 28 positive and 29 negative examples. The learning process resulted in 22 support vectors, their labels and weights Fig.7 and Table I.

| SV 1 (-)  | SV 2 (-)  | SV 3 (-)  | SV 4 (+)  |
|-----------|-----------|-----------|-----------|
| SV 5 (+)  | SV 6(-)   | SV 7(+)   | SV 8 (-)  |
|           |           |           |           |
| 519(-)    |           |           | 5 12 (-)  |
| SV 13 (-) | SV 14 (-) | SV 15 (+) | SV 16 (-) |
| SV 17 (+) | SV 18 (-) | SV 19 (+) | SV 20 (-) |
|           |           |           |           |

Figure 7. Predefined pattern class (SVs)

SV 22(-)

SV 21 (-)



Figure 8. Patterns to be classified

As example nine images  $I_1...I_9$  to be classified are given in Fig.8.

TABLE I TRAINING WEIGHTS AND LABELS

| SV    | α <sub>i</sub> y <sub>i</sub> | SV    | α <sub>i</sub> y <sub>i</sub> |
|-------|-------------------------------|-------|-------------------------------|
| SV1   | - 3,57                        | SV12  | - 8,78                        |
| SV2   | - 17,79                       | SV13  | - 6,28                        |
| SV3   | - 8,18                        | SV14  | - 9,08                        |
| SV4   | 8,15                          | SV15  | 37,97                         |
| SV5   | 4,83                          | SV 16 | - 5,81                        |
| SV6   | - 11,17                       | SV17  | 32,86                         |
| SV7   | 19,62                         | SV 18 | - 42,89                       |
| SV8   | - 12,56                       | SV 19 | 9,23                          |
| SV9   | - 16,11                       | SV 20 | - 8,53                        |
| SV 10 | 13,7                          | SV 21 | - 3,58                        |
| SV11  | 28,11                         | SV 22 | - 0,12                        |

TABLE II

| "ED" AN | ND "DA | A" OU | TPUT ( | CURR | ENTS |
|---------|--------|-------|--------|------|------|
|---------|--------|-------|--------|------|------|

| Difference | ED [µA] | DA [µA] |
|------------|---------|---------|
| 1          | 12,97   | - 22,42 |
| 2          | 15,48   | - 26,43 |
| 3          | 17,74   | - 29,91 |
| 4          | 20,02   | - 33,24 |
| 5          | 22,33   | - 36,41 |
| 6          | 24,42   | - 39,09 |
| 7          | 26,34   | - 41,37 |
| 8          | 28,42   | - 43,3  |
| 9          | 29,82   | - 44,94 |
| 10         | 31,41   | - 46,32 |

Table II shows the measured currents at the outputs of the ED and DA blocks in function of the number of differences between colours of template pixels.

We had to use a current multiplier to obtain  $\alpha_i y_i I_k(y_i=\pm 1)$ . The two inputs are current  $I_k$  from the DA output and a current  $I_{\alpha}$  proportional to  $\alpha_i y_i$ . To

choose the right current multiplier, first of all we observed and analyzed the limits of these currents obtained for SVM coefficients  $\alpha_i y_i$  and from the AD output  $I_k$ .

From TABLE I and TABLE II one can observe that:

 $I_{\alpha}\!\sim\!\alpha_{i}y_{i}\in\![\text{-}45,14;\,46,15] \;\;\text{and}\;\;$ 

 $I_{K} \in [-43,3\mu A;-22,42\mu A]$ , so a current multiplier which can accept both negative and positive currents for the input is needed. The four-quadrant current multiplier from Fig.5.a was ideal for us and established the best working conditions for this circuit in our implementation. For a good evaluation of this conditions we considered current domains:

 $I_{\alpha} \in [-50\mu A; 50\mu A]$  and  $I_{K} \in [-50\mu A; 0\mu A]$ .

With a simple correlation between the input currents of the multiplier and the above currents, we set:

$$I_x = I_K$$
 and  $I_y = I_\alpha$ .

One can prove that the proper operating conditions for this multiplier circuit are:

 $(I_x + I_y) \in [-4I_B; 4I_B]$  and  $(I_x - I_y) \in [-4I_B; 4I_B]$ .

In our case  $(I_K + I_\alpha)$ ,  $(I_K - I_\alpha) \in [-100\mu\text{A}; 50\mu\text{A}]$ . With this last condition we can set the minimum value for  $I_B$  so that the circuit should work properly, value which was set to  $I_B = 25\mu\text{A}$ .

The threshold **b**, depends on the scale factor, different scale factors have been analyzed, by considering different reference currents  $I_B$  of multiplier.

TABLE III

| EXPERIMENTAL RESULTS | S |
|----------------------|---|
|----------------------|---|

| Image          | L <sub>out</sub> [μA]     |                           | Classified | Diff | Threshold            |
|----------------|---------------------------|---------------------------|------------|------|----------------------|
|                | for I <sub>B</sub> = 25µA | for I <sub>B</sub> = 50µA |            |      | b [µА]               |
| Iı             | 5,78                      | 2,98                      | +          | 2    |                      |
| I <sub>2</sub> | 3,93                      | 1,96                      | +          | 2    |                      |
| I <sub>3</sub> | 4,19                      | 2,09                      | +          | 3    |                      |
| L4             | 1,533                     | 0,76                      | -          | 2    | 3.2                  |
| I5             | 3,01                      | 1,5                       | _          | 5    | for                  |
| I <sub>6</sub> | 3,22                      | 1,61                      | +          | 7    | I <sub>B</sub> =25µА |
| I <sub>7</sub> | 7,18                      | 3,59                      | +          | 1    |                      |
| I <sub>8</sub> | - 1,56                    | - 0,78                    | _          | 8    |                      |
| I9             | 3,16                      | 1,58                      | -          | 4    |                      |

Table III shows two final results: we used two values for the  $I_B$  currents. The output currents  $I_{out}$ corresponds to function f, relation (5), for each image to be classified. With  $I_B$ =50µA we can choose the threshold value much better, because the interval between the smallest score for a positive classified image and the bigger one for a negative image is smaller than for  $I_B$ =25µA. So we set the threshold b=1,6µA, for the circuit having  $I_B$ =50µA. To have a bigger threshold current we are going to use the  $I_B$ =25µA case, multiplying the previously obtained threshold by 2. The final threshold value in this case is b=3,2µA.

In order to have a comparative view over the SVM classifiers and a classifier based only on ED, the circuit has also been used for calculating ED between each input vector under test and the pattern corresponding to a pure diagonal image. The decision in the ED method is only based on the minimum distance that in fact corresponds to the minimum number of different pixels in the compared images.

Therefore the ED could be the same for two images that belong to different classes. As example  $I_1,I_2,I_4$ have the same ED and are classified in the same class by an ED classifier. SVM classifier takes better decisions, as example, although  $I_1,I_2,I_4$  have the same ED,  $I_4$  is negative classified and  $I_1,I_2$  positive being closer to the diagonal. One can see in Table III that the decision functions of the SVM classifier for these images are very different. The image can be detected correctly by a well trained SVM classifier even if dots or other spots exists.

#### V. CONCLUSION

We have designed a current-mode analog computing CMOS circuit for SVM parallel classifiers based on radial basis functions. It consists of an ED computing stage and a circuit for realizing the kernel required by the nonlinear transformation with controllable weights. Simulations proved the validity of this circuit and of the SVM classifying application.

Using the SVM algorithm, the classifying task is by far improved in comparison to the method based only by appreciating the ED between two patterns [5][6].

#### REFERENCES

[1] R. Genov, S. Chakrabartty, G. Cauwenberghs – *Silicon SVM with on Line Learning*, J.J.of Pattern Recognition and Artificial Intelligent Systems, Darjon Korea, pp 43-48, 2002

[2] Lelia Feștilă – Analog Integrated Circuits Translinear Networks, Ed. UTPRES, Cluj N, 2003

[3] Bin – Du Lin, Chnen Yan Chen, Yu-Ying Teao – A Modular Current – Mode Classifier Circuit for Template Matching Application, IEEE Trans. On CSS- II, vol 47, No 2, 2000 pp 145-150

[4] A. Fazakas, M. Gordan, L. Feştilă, Laura Kovacs – *Considerations Regarding Implementation of SVM Classification Functions on FPGA*, Proceedings on International Symposium for Design and Technology of electronic Packages, Cluj-Napoca, 2005, pp. 164-167

[5] Sebastian Berindean – Studiul și proiectarea unor circuite neliniare VLSI utilizate în sistemele integrate de calcul analogic, Proiect de diplomă, UT Cluj-Napoca, 2005

[6] Mihaela Cîrlugea, Albert Fazakas, Robert Groza: Analog Clasiifier Based on Euclidian Distance, Inter-Ing 2005, Targu Mures, Romania 2005, pp 685-690

[7] A Chihocki, R Unbehauen: Neural Networks for Optimization and Signal Processing, J. W. Wiley, Stuttgart, 1993

[8] Mihaela Gordan, Doctoral Thesis, Applications of the fuzzy technics and the machines with vector support in the image processing Aplicatii ale tehnicilor fuzzy si masinilor cu vectori suport in prelucrarea imaginilor. Teza de doctorat UTCluj, 2004

[9] K.J. Wiegering – Analysis and Synthesis of MOS Translinear circuits, Kluwer Academic Bublication,1993

[10] Liong-Hung Lu, Chung-Yu, Wu-Thu, - *Design of the CMOS Current Mode Semnal-Purpose Analog Processor*, Proc of the 1997 IEEE Int. Symp. On C&S, Hong-Kong (549-552)

Seria ELECTRONICĂ și TELECOMUNICAȚII TRANSACTIONS on ELECTRONICS and COMMUNICATIONS

Tom 51(65), Fascicola 1, 2006

### **Automatic System for the Wheat Grind Process**

Vintilă Florin Filipescu<sup>1</sup>

Abstract - This paper intends to present a new constructive, modern and reliable variant, of an automatic system that controls the electrovalves of the filter with aspiration in the technological process of wheat grinding; this variant implies a low cost price and an easy upkeep.

Keywords: technological process, automatic system, lapses of time, electrovalves, microcontroller, program.

#### I. INTRODUCTION

The aspiration filter, figure 1, is a device placed in the final zone of the technological flux of wheat grinding and has the role of separates and eliminates the particles of dust from the flour. It is made up of a metallic cylinder (1) through which a powerful ventilator aspirates the air and a great number of filterable bags (2) closed at the lower part and open at the upper one. To ensure aerodynamicity and efficiency of the filter, the lower parts of the bags are conical and elastically coupled through springs (6) to the fastening bars (7). The surface between the walls of the cylinder and the open muzzles (3) of the filterable bags is completely obturated, so that the air absorbed by the ventilator cannot circulate through the cylinder (1) unless it crosses the walls of the bags. The flour, imbued with the partials of dust resulted from the process of decortication of the wheat beans, is stored in the cylinder through the pipe (4) and evacuated through the pipe (5). While crossing the cylinder, the thin and light particles of dust from the flour are driven upwards by the filterable bags, these particles are evacuated outside, in the atmosphere. At the same time, the thinnest flour particles are also driven, and stocking on the outward walls of the bags, obturate them, rendering more difficult or even blocking the process of filtration.

The only way of clearing the aspiration filter without stopping the technological process, is the periodical and successive cleaning of the filterable bags by shaking them with the help of some powerful air jets, injected downwards from the top through the open muzzles of the bags, by some spouts assembled on the distribution pipes (8) connected to the electrovalves (9), coupled, in their turn, to a pressure pipe.



The action of an electrovalve starts the process of cleaning the battery of filterable bags set under the spouts of the respective distribution pipe.

The electrovalves are controlled by an electronic device with microcontroller, according to the fitting cleaning cycle presented in the figure 2.

The adjustable lapses of time that should be considered are:

 $t_i = (0, 1 \div 1)$  sec. - the duration of action of an electrovalve is the same with the duration of the cleaning air jets of a battery of filterable bags;

 $t_p = (6 \div 36)$  sec. – the duration of the pause between the moment of "fall" of an electrovalve and that of coupling of the next electrovalve is the same with the

<sup>&</sup>lt;sup>1</sup> University of Craiova, Faculty of Automation, Computers and Electronics, Department of Electronics and Instrumentation Bd. Decebal Nr. 107, 200440 Craiova, e-mail <u>vfilipescu@electronics.ucv.ro</u>

duration between the cleaning of two adjacent batteries of filterable bags;

 $t_c = (36 \div 360)$  sec. – the duration of pause between two successive cycles of action of electrovalves is the same with the duration between two successive cycles of cleaning.



Fig. 2. The control of electrovalves

The adjustment of the three lapses of time is done depending on the flour amount and the differential pressure that has been measured between the entrance and the emergence of the filter by using pressure gauges (10) and (11). The differential pressure gives clear clues about the silting degree of the filterable bags from the aspiration filter, thus allowing the taking of the most propitious decisions regarding the 3 durations mentioned above.

The electrovalves (9) work at a tension of  $220V_{DC}$  and consumes a power of 8W each

# II. THE AUTOMATIC SYSTEM OF THE CONTROL OF ELECTROVALVES

The block scheme of the automatic system of the control of electrovalves is present in figure 3 and is made up of the following constitutive parts:

- The control block;
- The execution block;
- The display block;
- The supply block.

#### A. The control block

With a view to eliminating all the disadvantages of the similar existent systems, which use variants of analogical or digital control schemes less competitive from the point of view of accuracy, reliability and display systems, a simple control system was chosen, which is based on the microcontroller AT89C52, a component part which administrates both the control part of the electrovalves and the one of selection and display of the parameters of the working cycle of the electrovalves.



Fig. 3. The block scheme of the automatic system

More precisely, the microcontroller controls the span of the six electrovalves, considering the lapses of time presented in the diagram from the figure 2.

Thus, on initiation, the three lapses of time will be given the minimum values from the working areas  $(t_i = 0, 1 \text{ s}; t_p = 6 \text{ s}; t_c = 36 \text{ s})$ , following that depending on the development in the technological process, the values of the 3 lapses of time will be altered by the operator with the help of two keys SELection and INCrementation. These two keys represent for the system 2 external interruptions INT0 and INT1. Clap SEL performs the selection of one of the three lapses of time, and INC allows the increase of duration of the selected lapse of time.

The established values are saved into an EEPROM of type 24C02. The communication between microcontroller and EEPROM is made through the serial bus  $I^2C$ . The interface with the control unity is made through four special registers: S1CON (control register), S1STA (state register), S1DAT (data register), S1ADR (address register).

The control emergences of the electrovalves OUT1, ..., OUT6, are directed by the port P0, port I/O bidirectional of eight bits, having the drainpipe emergences idly.

The microcontroller generates signals for the display block, to SEGM A, ..., SEGM G and ANODE 1, ..., ANODE 7, making a multiplexed display of seven digits. The signals ANODE 1, ..., ANODE 7, select a digit with the common anode, and SEGM A, ..., SEGM G, generate the figure on that digit.

The general electric scheme of the control block is presented in figure 4.



Fig. 4. The control block

#### B. The execution block

The execution block is formed of six identical sections, one for the action of each electrovalve. The electrical scheme of a section i, with i = 1, 2, ..., 6 is presented in figure 5.

At the level of each section of the execution block a very good galvanic isolation is made between the control part and the power part through the optocoupler ISO1 – PC817, whose transistor has the collector polarized by the parametrical stabilizer  $DZ_i$ ,  $R_{10i}$ .



Fig. 5. The electric control scheme of one of the six sections of the execution block

For the entire duration of the control impulse, signalized by the LED  $D_{2i}$ , through the transistor of the optocoupler will circulate a current which will generate a tension fall on the resistor  $R_{12i}$  sufficient for the saturation of the transistor  $Q_{1i}$ . As a result, the electrovalve  $V_i$  will couple, allowing the transmission of a powerful air jet in the corresponding battery of filterable bags.

Transistor  $Q_{1i}$  is of the type BUT 11 AF, allows a collector-emitter tension of  $V_{CEmax} > 450V$  and a maximum collector current of  $Ic_{max} = 5A$ .

Diodes  $D_{3i}$  and  $D_{4i}$ , of the type 1N 4007, have the role of protecting the transistor  $Q_{1i}$  in the moment of shutting off.

#### C. The display block

The display block is formed of seven identical sections, one each seven-segment digit used. The electric scheme of a section i, with i = 1, 2, ..., 7, is presented in figure 6.



Fig.6. The electric control scheme of one of the seven sections of the display block

The use of seven display digits is justified by the total number of the figures used in the display of durations of the three lapses of time from the control cycle of the electrovalves, presented in figure 2.

Thus, the duration  $t_i$  of action of an electrovalve, may vary between 0,1 sec. and 1 sec., so it will need two display digits which will indicate the values 0.1, 0.2, ..., 0.9, 1.0, the point being permanently activated, without control.

For displaying duration  $t_p = 6$ , ..., 36 sec. another two digits are necessary, and for  $t_c = 36$ , ..., 360 sec., another three digits are needed.

These seven digits are parallel connected, segment by segment, and successively activated by the emergences of the port P2 of the microcontroller. The activation of a digit coincides with the appearance at the emergence of the buffer SN74HCT245 of a logical combination corresponding to the figure that must be displayed on the respective digit.

Thus, a display cycle of the seven figures will be formed of seven steps; within each step the buffer releases just one logical combination, and the microcontroller activates only the digit that must display it.

The activation of a digit is done by transmitting a lower potential at the entrance of the scheme from figure 6, having as a result the saturation of the transistor  $Q_{2i}$  and the supply of the respective digit anode.

In conclusion, the display block works multiplexed, the frequency of work being chosen so that the figures periodically visualized on the seven digits persist on the retina, as if it were a continuous display, without flickers.

#### D. The supply block

The electrical scheme of the supply block, figure 7, contains a circuit for the supply of the execution part and one for the supply of the control part.

The supply circuit of the execution part, formed of the bridge rectifier  $P_1$  and the filtering condenser  $C_1$ , generates a tension of 220  $V_{DC}$  needed for the supply of the electrovalves.



Fig. 7. The electrical scheme of the supply block

The supply circuit of the control part consists of a bridge rectifier  $P_2$ , a filtering circuit formed of the condensers  $C_2$  and  $C_3$  and a stabilizer  $U_1$  of a type LM7805, which generates a tension of 5  $V_{DC}$  needed for the supply of the control circuit.

#### III. THE PROGRAMMING OF THE MICROCONTROLLER

The programming of the microcontroller is achieved in assembly language as in C language.

The code source resulted from the compilation of the created program is taken down in microcontroller AT89C52 memory of program with the help of a specialized developer. The program was created after the algorithm presented in figure 8.

In order to control the electrovalve as in diagrams presented in figure 2, are necessary the many more step of associative programming.



Fig. 8. The algorhythm of program

First, the T2 timer of microcontoller is reset, it is utilized for generating the tick of 2 ms used to establish times of command and for their multiplexed display these on the screen. The two registers T2H and T2L at the T2 timer are initialized with the value 0000h.

The three lapses of time are initialized to the minimum values (time\_impuls = 0,1 sec., time\_pauza = 6 sec., time\_ciclu = 36 sec.) and the outs are set so that no valve could be commanded (OUT1 = ... = OUT6 = 1), and so avoiding an abnormal function of the command system and of the filter with aspiration in the moment of coupling the supply power and of starting the process of production.

The microcontroller reads from EEPROM the values previously saved, for the three lapses of time.

Therefore, the bus serial I2C is activated between the microcontroller and EEPROM, the signal of the clock on bus, SCL is established and the saved dates, SDA are received.



Fig. 9. The algorhythm for Main Task

The microcontroller allocates for the three lapses of time a number of seven bytes. For t<sub>i</sub> are allocate two bytes, to addresses 0 and 1; for  $t_p$ , a number of two bytes to addresses 2 and 3; for  $t_c$  a number of three bytes to addresses 4, 5 and 6 from the data memory.

The T2 timer is set, by loading the two registers with the values T2H = 0F8H and T2L = 30H, to generate the tick of 2 ms, starting thus the T2 timer.

The two tasks of the program Main Task and Display Task are started.

In Main Task there are the order instructions for electrovalves, for examining the two external interruptions INTO and INT1, if they were highlighted or not for modifying the intervals of time  $t_i$ ,  $t_p$  and  $t_c$ , if the keyboard is acting (that is if one or both interruptions INT0, INT1 are activated) and the dates saved in EEPROM. The algorithm for Main Task is presented in figure 9.

The procedure for the control of electrovalves is described in the next sequence; and it is written in language C.

£

```
void management electrovalve(void)
 switch(status_cmd)
  { case 0x00:
      if(counter command>=impulse time)
      { OUT1=1; counter command=0;
        status cmd++; }
      else
      { OUT1=0; counter command++; }
      break;
   case 0x01:
     if(counter command>=pause time)
      { OUT2=0; counter command=0;
        status cmd++; }
      else
      { counter command++; }
      break;
    case 0x02:
      if(counter command>=impulse time)
      { OUT2=1; counter command=0;
        status_cmd++; }
      else
      { OUT2=0; counter command++; }
      break;
    case 0x03:
      if(counter command>=pause time)
      { OUT3=0; counter command=0;
        status cmd++; }
      else
      { counter command++; }
     break:
    case 0x04:
      if(counter command>=impulse time)
      { OUT3=1; counter command=0;
        status cmd++; }
      else
      { OUT3=0; counter command++; }
      break;
    case 0x05:
      if(counter command>=pause time)
      { OUT4=0; counter_command=0;
        status_cmd++; }
      else
      { counter command++; }
      break;
    case 0x06:
      if(counter command>=impulse time)
      { OUT4=1; counter command=0;
```

```
status_cmd++; }
      else
      { OUT4=0; counter command++; }
      break;
    case 0x07:
      if(counter command>=pause time)
      { OUT5=0; counter command=0;
        status cmd++; }
      else
      { counter command++; }
      break;
    case 0x08:
      if(counter command>=impulse time)
      { OUT5=1; counter command=0;
        status cmd++; }
      else
      { OUT5=0; counter command++; }
      break;
    case 0x09:
      if(counter command>=pause time)
      { OUT6=0; counter command=0;
        status cmd++; }
      else
      { counter command++; }
      break;
    case 0x0A:
      if(counter command>=impulse time)
      { OUT6=1; counter command=0;
        status cmd++; }
      else
      { OUT6=0; counter_command++; }
      break;
    case 0x0B:
      if(counter command>=cycle time)
      { OUT1=0; counter_command=0;
        status cmd=0;
        set_led_cycle(); }
      else
      { reset led cycle();
        counter command++;}
      break;
} }
      }
```

The modification of the lapses of the command time is achieved as follows.

Once to 2 ms, the two external interruptions INT0 and INT1, connected to two keys SEL and INC are interrogated. The selection of the time lapses duration is done by pressing consecutively the keys SEL: SEL = 1 for  $t_i$ , SEL = 2 for  $t_p$  and SEL = 3 for  $t_c$ . The modification of the duration of the selected time lapse is done by pressing the key INC. Thus, for one pressure, the new time value will be:  $t_i = t_i + time\_impuls$  or  $t_p = t_p + time\_pauza$  or  $t_c = t_c + time\_ciclu$ .

If one of the three durations has touched the maximum

value, then, at a new pressure of the keys INC, the duration will receive the initial value. The process is repeated in a curle till no key is pressed.

The dates thus modified are saved in EEPROM through bus  $I^2C$ .

In Display Task there are the activating instructions for the screen and for the multiplexed display of seven digits, with the value saved in each of the seven bytes of the addresses 0 to 6 from the data memory. The algorhythm for Display Task is presented in the figure 10.



Fig. 10. The algorhythm of Display Task

#### **IV. CONCLUSIONS**

The utilization of the microcontroller in this present application represents a solution which substantially reduced the number of electronics component parts, and also the cost of projecting and developing the product. Nevertheless, however advanced the microcontroller were, some external component parts could not be excluded. These are the component parts of interface with the outside environment, which, in out case, are represented by optocouplers, transistors of power, display elements, etc.

#### REFERENCES

[1] P. C. Ionel, "Tehnologii de prelucrare a cerealelor în industria morăritului", Ed. Tehnică, București, 1983;

[2] V. F. Filipescu, "Circuite electronice digitale", Ed. Universitaria, Craiova, 2002;

[3] L. Kreindler, R. Giuclea, "Bazele microprocesoarelor", Ed, MatrixRom, București, 1997;

[4] I. S. MacKenzie, "The 8051 Microcontroller", Prentice-Hall, 2nd edition, 1995;

Seria ELECTRONICĂ și TELECOMUNICAȚII TRANSACTIONS on ELECTRONICS and COMMUNICATIONS

Tom 51(65), Fascicola 1, 2006

# Broadband measurement of the refractive index using microstrip lines

Ladislau Matekovits<sup>1</sup> Aldo De Sabata<sup>2</sup> Paola Pirinoli<sup>1</sup> Mario Orefice<sup>1</sup>

Abstract – Measurement methods based on Vector Network Analyzer, for the determination of the refractive index of a medium, are described. The refractive index is obtained from the phase velocity of the radiofrequency signal along a microstrip line embedded in the considered medium. Simple structures are used for this purpose and advantages and disadvantages of different methods are discussed.

Keywords: microstrip lines, effective dielectric constant, Network Analyzer, education, microwaves

#### I. INTRODUCTION

Teaching electromagnetic course is usually an arduous task because of the new concepts to be transferred to the students. Description of the phenomena requires a good mathematical background and also, in the case when students understand the theoretical formulation, some of the concepts are not fully clarified from a practical point of view.

In such a context, this work has the aim to present some simple methods, well adapted as laboratory exercise for graduate courses, for the determination of the refractive index (RI) of a medium by means of a vector network analyzer (VNA).

The knowledge of the value of the RI n for a medium is important in different applications such as design of matching networks, phase shifters, etc.

For this purpose, we will consider a microstrip line embedded in the medium for which we want to evaluate the RI, and measurements on the phase of the reflection/transmission coefficients will allow us to determine the effective value of the dielectric constant  $\mathcal{E}_{eff}$ . The RI is related to this latter by:

$$n = \sqrt{\varepsilon_{eff}}$$

since it is defined as the ratio of the velocity of light in free space and the phase velocity in the considered medium.

Although the characteristic impedance of a microstrip line depends on  $\mathcal{E}_{eff}$  and on the ratio between the width of the line and height of the dielectric substrate

$$Z_{\infty} = Z_{\infty}(\varepsilon_{eff}, w/h)$$

in a relatively large frequency range, the effect of frequency on the characteristic impedance can be neglected.

Because of this dependence, in the following we will consider the general case when the microstrip line impedance does not match to the reference impedance of the VNA port. The effect of this mismatching is a non linear variation of the phase of the reflection coefficient versus frequency. From the maximum deviation with respect to a linear variation, one can compute the value of the line impedance as well.

# II. DESCRIPTION OF THE MEASUREMENT METHODS

In this section we will describe various methods for the determination of the RI of a medium with the microstrip line. The described methods can be applied for single layer structures as well as multilayer ones. In this latter case, the value of the RI is different from layer to layer.

Since this work is essentially an educational one, we will start with the description of a simple but less accurate method based on an absolute measurement. It will be followed by different schemes, where using relative measurements some of the effects that contribute to the inaccuracy can be eliminated.

<sup>&</sup>lt;sup>1</sup> <sup>1</sup>Politecnico di Torino, Dipartimento di Elettronica, C.so Duca degli Abruzzi, 24, I-10129 Torino, Italy, e-mail ladislau.matekovits@polito.it, paola.pirinoli@polito.it, mario.orefice@polito.it

<sup>&</sup>lt;sup>2</sup> <sup>2</sup> Facultatea de Electronica si Telecomunicatii, Departamentul de Masurari si Electronica Optica, Bd. V. Parvan Nr. 2, 300223 Timisoara, Romania, e-mail aldo.desabata@etc.upt.ro

We note, that for the case of a single dielectric layer, an approximate expression for the effective value of the dielectric constant is [2]:

$$\varepsilon_{eff} = \frac{\varepsilon_r + 1}{2} + \frac{\varepsilon_r - 1}{2} \left(1 + 10\frac{h}{w}\right)^{-0.5}$$

Measurements results can be compared with this value.

The structure used for all the reported measurements is presented in Fig.1. The microstrip line lies between two Arlon Cuclad<sup>TM</sup> dielectric sheets with  $\varepsilon_r$ =2.3, both of a height h=1/16" (1.6 mm). The lengths of the two open end lines (measured from the edge of the dielectric board) are L<sub>1</sub>=26 mm and L<sub>2</sub>=36 mm respectively.

In the figure also a thru is present. A second one, of different length, was built separately.





Figure 1 Photograph (a) and sketch b) of the considered structure

In Fig. 2 a photograph of the microstrip line in the experimental setup is presented. For all cases, it is supposed that the VNA has been calibrated before starting the measurements. In particular, we considered 1601 points in the 200 MHz-5 GHz frequency range.



Figure 2 Photograph of the measurement setup

#### A. Direct method

The simplest method consists in measuring the phase of the reflection coefficient of an open-ended microstrip line, and introducing a shift of the reference plane, which is a feature of the VNA.

The considered circuit is depicted in Fig.3. The open ended microstrip line, of length  $\ell$ , is fed by a coaxial-microstrip transition. The reference plane, defined during the calibration is somewhere inside the connector/transition.



Figure 3 Sketch of the circuit for the direct method

An ideal open circuit has the phase of the reflection coefficients equal to  $0^\circ$ , but it is difficult to build due to radiation of the truncation and the fringing capacity. Moreover, we are interested in the fact that the *phase* at the terminal end is *constant* in a relatively wide frequency range.

Using the electrical delay option of the VNA, it is possible to shift the reference plane according to:

$$\Gamma(\ell_0) = \Gamma(0) e^{\pm 2jk_0\ell_0}$$

where  $k_0$  is the *free space* propagation constant and  $\ell_0$  is the distance between the reference plane and the new section where the reflection coefficient is evaluated.

The + sign corresponds to a shift from the reference plane toward the load, while the - sign allows to move in the opposite direction.

Since the open circuit we are interested in is away from the reference plane, we will consider a *positive* phase shift.

By introducing the phase shift, we expect that, for a certain value of this electrical delay, the resulting phase to be constant in a certain frequency range. It is convenient to use a phase or Smith chart format for representing the measurements.

The resulting reflection coefficient is:

$$\Gamma(\ell_0, f) = \Gamma(0, f) e^{+2jk_0(f)\ell_0}$$
  
=  $|\Gamma(0, f)| e^{+2jk_0(f)\ell_0 + j\Phi(0, f)}$ 

where  $\Phi(0, f)$  represents the phase of the measured reflection coefficient at the reference plane (*z*=0). The value of the electric delay that corresponds to this refers to a delay in free space. Denoting by  $\ell_0$  the value for which

$$2k_0(f)\ell_0 + \Phi(0, f) = const.$$

and by taking into account the definition of the RI, we can compute it as the ratio of this distance and the length  $\ell$  of the line.

$$n = \frac{\ell_0}{\ell}$$

The main disadvantage of this method is that it requires the knowledge of the line length. Actually,  $\ell$  includes the length of the line, the effect of the fringing field, and the distance inside the connector/transition from the reference plane to the beginning of the line. This latter distance is not known. To reduce the inaccuracy of the method, it is convenient to consider a relatively long line.

In Fig. 4, the phase of the reflection coefficient is reported for the line L<sub>2</sub>. On the top, the electrical delay is equal to zero and a linear phase variation can be noticed. In the lower photograph, the uniform phase is obtained for an electrical delay equal to 438.12 ps. It corresponds to  $\ell_0$ =131.34 mm. It is clear from the Smith chart, that it corresponds to an open circuit.



Figure 4 Zero electrical delay (top) and constant phase (bottom)

#### B. Method based on the variation of the frequency

Another fast method is based on the measurement of the phase of the reflection coefficient at two different frequencies. Denoting by 1 the reference frequency and by 2 a second value of the frequency, we have:

$$\Gamma_{1} = \Gamma(0)e^{-2jk_{1}\ell} = \Gamma(0)e^{-j\Phi_{1}}$$

$$\Gamma_{2} = \Gamma(0)e^{-2jk_{2}\ell} = \Gamma(0)e^{-j\Phi_{2}}$$
(1)

where  $\Gamma_1$  and  $\Gamma_2$  represent the reflection coefficients at the input of the line for the two frequencies  $f_1$  and  $f_2$ . The phase difference is:

$$-\Delta \Phi = -\Phi_1 + \Phi_2 = 2k_2\ell - 2k_1\ell$$
$$= 2\ell(k_2 - k_1) = \frac{4\pi}{c}n\ell\Delta f$$
(2)

In the equation above we considered a lossless  $line\left(k = \frac{2\pi}{\lambda}\right)$ , and made use of the relations  $n = \frac{c}{v_f}$  and  $\lambda = \frac{v_f}{f}$  From eq. 2 it is therefore possible to obtain:

$$n = -\frac{c}{\ell} \frac{\Delta \Phi}{4\pi} \frac{1}{\Delta f}$$

It has to be noted, that in eq. (2), the phase difference is the total (unwrapped) one, and not only the value reported on the VNA: one has to consider a  $2\pi$ additional term at each "jump", due to the representation within the interval  $\left[-\pi, \pi\right]$ . As in the previous method, in this case we have an inconvenient due to the length of the line too. Actually, the equation makes use of the distance between the open end and the reference plane defined during the calibration. Since the line has to be connected by a connector, the length of the connector and the transition is not known in a precise way. This length can be quantified, or its effect can be eliminated by employing a relative measurement, as it will be described in the following paragraph.

# C. Method based on the variation of the length of the microstrip line

Instead of varying the frequency, as in the previous paragraph, we can imagine a scheme with two microstrip lines of different lengths (see Fig. 5). In this case, the phase difference will originate from the difference between the two lines lengths at the same frequency:

$$n = -\frac{c}{\Delta\ell} \frac{\Delta\Phi}{4\pi} \frac{1}{f}$$
(3)



Figure 5 Sketch of the circuit for the method II. C

In Fig. 6, the behavior of two traces corresponding to two different line lengths (L1 and L2 in Fig. 1) for different values of the electrical delays are presented. The first photograph (top) refers to the absence of the electrical delay. The active trace, with the markers on it, corresponds to the shorter line. The second trace represents the phase of the longer line. It is clear from the photo that the longer line presents a higher variation of the phase for the same frequency range.

Introducing an electric delay and increasing its value up to  $ED_1 = 349.88$  ps (center photograph), the phase corresponding to line L1 presents azero mean value. The amplitude of the oscillations correspond to the mismatching between the 50  $\Omega$  reference impedance and the line impedance. By reporting this value of the reflection coefficient on a Smith chart, and by considering a circle with center in the center of the Smith chart and tangent to this line, the modulus of the reflection coefficient can be obtained. Since line impedance and reference impedance are real, the intersection of this circle with the real axis will represent the ratio between the two impedances.

Further increasing the electric delay, the phase corresponding to the L1 line will move from the zero mean value. We will find the same behavior for the L2 line for an electric delay of  $ED_2 = 446.45$  ps (bottom photograph).



Figure 6 Phase value of the electrical delay corresponding to the reference plane shift to the open end for the two lines (active trace line  $L_1$ , memory trace line  $L_2$ )

The phase difference at different values of the frequency can be read directly from the VNA. Inserting it in eq. 3, we can find the value of n.

This method has the advantage of eliminating the inaccuracy on the line length, since in the determination of n only the difference between the two line lengths is present.

Furthermore, it allows to characterize the value of the RI vs. frequency, since measurements are made at single frequency points.

Regarding the measurement in transmission, two lines of different lengths are used. The measured phase difference corresponds to the product between the phase velocity and the difference in lengths. By inverting this expression, the value of n can be obtained.

#### D. Ring resonator

The method proposed in [3] eliminates completely the inaccuracy due to the position of the reference plane. It makes use of a printed resonant structure by electromagnetic coupling. Referring to the geometry of Fig. 2, the value of the RI is given by:

$$n = \frac{pc}{2f\ell}$$

Where p denotes the order of the resonance, c the speed of light in free space, f the ring resonant frequency and  $\ell$  the principal circumference of the ring resonator.



Measurements can be done both in transmission and in reflection.

The advantage of the method is due to the fact that no phase measurement is needed and, consequently, the VNA can be disposed of.

The values of f and p are determined with the scalar network analyzer (NA). Resonant frequencyies can be defined in different ways: on one hand, they correspond to the frequencies where the imaginary part of the reflection coefficient vanishes. On the other hand, they are given by the minimum value of the reflection coefficient. The two values are slightly different (0.02-0.03 %)

The disadvantage is represented by the fact that the resonant frequencies are influenced by the dimension of the gaps.

#### **III. CONCLUSIONS**

Methods for the determination of the refractive index of media were presented. They are based on the measurement of the phase velocity of an RF signal on a microstrip line immersed in the considered media. The circuits required for the proposed measurements are relatively easy to realize in laboratory.

#### REFERENCES

[1] Handbook of microstrip antennas, Ed. J.R. James, P.S. Hall, Peter Peregrinus Ltd. 1989, (Chap. 16).

[2] E. O. Hammarstadt, "Equations for microstrip circuit design", Proc. 5<sup>th</sup> European Microwave conference, 1975, pp. 268-272.

[3] I. Wolff, N. Knoppik, "Microstrip ring resonator and dispersion measurement on microstrip lines", Elettronic Letters, 1971, 7, pp. 779-781.

Seria ELECTRONICĂ și TELECOMUNICAȚII TRANSACTIONS on ELECTRONICS and COMMUNICATIONS

Tom 51(65), Fascicola 1, 2006

### Building A Transient Disturbances Generator With Graphical User Interface in Matlab

Gabriel Gășpăresc<sup>1</sup>, Ciprian Dughir<sup>1</sup>

Abstract – This paper describes an implementation method of a transient disturbances generator with graphical user interface in Matlab environment, using an integrated codec or a sound card, the advantages and the disadvantages of this solution, in the actual context of increasing of the interest for ensure power quality and disturbances study which can affect it.

Keywords: transient disturbances, sound card, graphical user interface, power supply quality, electromagnetic compatibility.

#### I. INTRODUCTION

Transient disturbances represent an important category of disturbances which may affect the quality of electrical energy supply; the last decades were marked by an unprecedented development of electronics and telecommunications, there appeared devices and equipments more sensible to the power quality disturbances and there have increased the electromagnetic compatibility problems [3].

Signal generators are used in the field of electromagnetic compatibility at the immunity/susceptibility equipment tests. The signals of biexponential impulse and amortized sinus are obtained using RC or RLC circuits. The parameters of the test signals are standardized by regulation, for impulses the rise time can be under 1 ns and the required amplitudes are in the range of KV/KA, values hard to obtain [3].

At present most of computer mainboards have integrated codecs or sound card which contain analog-to-digital converters (ADC), respectively digital-to-analog converters (DAC), these operate at maximal sampling frequencies of 44100 Hz or 96000 Hz. These may be used as a cheaper alternative (probably the cheapest) at the acquisition boards used at the numeric processing of signals; the disadvantages are regarding the sampling frequency and the dynamical range of the more reduced input and output signals, but may be used successfully for didactic purposes, inclusively for the generating of transient disturbances with the help of a software application. The Matlab environment, dedicated to the performing of numeric calculations, graphic representations and the programming in technique grants the access to and the configuring of the resources of the sound codec of the sound card or of the codec integrated on the computer mainboard. These may be used as an acquisition board, and by the building of a friendly interactive graphic interface with the user can be achieved an interactive control of the program execution, depending upon the data registered by the user, using the object oriented programming.

#### II. TRANSIENT DISTURBANCES

The transient disturbances represent quick variations of the voltage, current or of both and may be of two kinds, impulsive and oscillatory transient. The first category has exponential rise and falling fronts and is characterized by amplitude, rise time (the period in which the signal varies from 10% to 90% from its amplitude) and duration (time period for which the signal is greater than  $\frac{1}{2}$  from its amplitude) [3], and in order to generate a biexponential impulse (fig. 1a) there may be used a formula of the kind of the one shown below

$$s(t) = at^{b}e^{-ct} \tag{1}$$

where the parameters a, b and c allow the regulating of the amplitude, of the rise time and the impulse duration. The second category is characterized by the rise time according to the first peak and frequency, and further we have a division into 4 sub-categories: high frequency (>500 KHz), average frequency (5-500 KHz), low frequency (0,3-5 KHz) and very low frequency (<300 Hz) [1], and such a signal may be obtained by multiplying a biexponential impulse (obtained by using the formula (1)) with a sinusoidal signal (fig. 1b) described by the formula (2)

$$s_s(t) = A\sin(2\pi f t + phase_i)$$
(2)

<sup>&</sup>lt;sup>1</sup> Facultatea de Electronică şi Telecomunicații, Departamentul Măsurări şi Electronică Optică, Bd. V. Pârvan Nr. 2, Timişoara 300223,

e-mail: gabriel.gasparesc@etc.upt.ro ; ciprian.dughir@etc.upt.ro .

where A is the amplitude, f the frequency and  $phase_i$  the initial phase.

Typical causes that lead to the producing of the transient disturbances are: thunder and lightning, short-circuits, burning of fuses, connecting and disconnecting of some consumers, connecting of the condenser batteries.



Fig. 1. Transient disturbances

#### III. INTERFACE TO THE USER AND EXPERIMENTAL RESULTS

The control of the program running is achieved by an interactive graphical interface (GUI – Graphical User Interface) based on programming object oriented, where the running of the commands chosen by the user is achieved by the selecting of the meant interface elements with the mouse. For an easy using it is important that at the GUI design, to be considered some principles: simplicity (using of the strict necessary elements), coherence (for various applications to use the same moods of placing the interface elements facilitates the passing from one to the other) and familiarity (the use of some suggestive elements grants a more quicker learning of the using) [5].

The right part of the interface (fig. 2) has five areas with suggestive labels, the first in the upper part for inserting the parameters of the sinusoidal signal (amplitude, frequency, sampling frequency, whose maximum value is of 44100 Hz, number of desired periods), over which may be overlapped a transient disturbance, the second for transient impulse (characterized by the constants a, b, c from the formula (1)), the third for oscillatory transient (where the amplitude and frequency are specified), the fourth for selecting the desired output signal (undisturbed sinusoidal, disturbed sinusoidal with impulsive or oscillatory transient), where if the signal amplitude is higher than in module than 1, a normalization is achieved, the range of the output voltages at the sound card being of [-1V, 1V]. The last zone allows the starting/stopping of the sound card and the closing of the program. The left side allows the visualizing of the output signal wave shape.



FIG. 2 Graphical user interface

The application structure is modular, between the functions corresponding to the elements of the graphic interface are transmitted the parameters inserted by the user for the generating of the desired output signal, at the activating of the sound board after setting the sampling frequency of the codec. Its value is chosen in the interval supported by the hardware, the minimum value being of 8000 Hz for most of the sound boards, and the maximum value of 44100 Hz or 96000 Hz at the more recent performance boards. Using the Range button of the interface, the minimal and maximal value of the supported sampling frequency will be displayed. At the choosing of this value there must be also considered the frequency of the generated sinusoidal signal, in order to observe the

sampling theorem [4], and to be able to rebuilt the signal from its samples (3)

$$T \le \frac{1}{2f_m} \tag{3}$$

where *T* is the sampling period, and  $f_m$  the maximum frequency from the range of the signal spectrum to be sampled.

If we choose a value of 44100 Hz for the sampling frequency, that means that each second at the output are produced 44100 samples, meaning an important amount of samples that need a suitable memory volume, so that in order to use less memory, it is more convenient to choose a reduced amount of periods for the output signal, that are generated and produced repeatedly at the audio output in the desired time period (using the Start and Stop buttons), than to generate a signal of desired duration with a high amount of periods to be memorized and afterwards to be produced at the output.

The next table presents the necessary memory volume (*Memory*) in order to produce a signal of a frequency of 50 Hz at the audio output, regarding the sampling frequency ( $F_s$ ) and the number of signal periods (*NP*). We can see that at the growing of the sampling frequency from 8000 Hz to 44100 Hz, when NP=2, the used memory volume grows 2.5 times, and for F<sub>S</sub>=44100 and NP=100 in comparison with F<sub>S</sub>=8000 and NP=2 the growth is 5.5 times. Continuing the remark from the previous paragraph, regarding the choosing of a lower amount of signal periods, for the reducing of the necessary memory volume, there may be also used a lower sampling frequency.

| <b>T</b> | 1  | 1   | 1 |
|----------|----|-----|---|
|          | ah | I P |   |
| 1        | av | IU. | 1 |

| Fs [Hz] | NP  | Memory [B] |
|---------|-----|------------|
| 8000    | 2   | 16384      |
| 8000    | 100 | 32768      |
| 16000   | 2   | 20480      |
| 16000   | 100 | 65536      |
| 32000   | 2   | 40960      |
| 32000   | 100 | 131072     |
| 44100   | 2   | 40960      |
| 44100   | 100 | 180224     |

The experiments have been performed using a PC computer with a mainboard having an integrated audio codec, an analogical oscilloscope for visualizing the signals and a probe to link the audio output and the oscilloscope input (fig. 3).



FIG. 3 Connection computer - oscilloscope

The signal from fig. 4 a) is obtained introducing for the sinusoidal signal the parameters amplitude, frequency, sampling frequency, number of periods with values of 220, 50, 44100, 1. The parameters a, b, c of the biexponential impulse have the values 1000, 0.5, 0.5. Fig. 4 b) shows the signal obtained at the audio codec output after selecting a time base suitable for the visualization only of a period of the output signal, in order to distinguish the details of the wave shape.







FIG. 4 Generating of a disturbed sinusoidal signal with impulsive transient

Further, in order to obtain the signal from fig. 5 a), the parameters amplitude, frequency, sampling frequency, number of periods of the sinusoidal signal, upon which is overlapped the transitory disturbance, have the same values as at the previous output signal, the amortized sinus has the amplitude and the frequency with the values 220, 500, and the biexponential impulse has the parameters a, b, c with the values 10, 0.5, 3.5 and the signal obtained at the output of the audio codec is shown in fig. 5 b).



a)



#### b)

FIG. 5 Generating of a disturbed sinusoidal signal with oscillatory transient

#### **IV. CONCLUSIONS**

Using the Matlab environment and an audio codec integrated on the main board of a computer or a sound card, there may be achieved a transient disturbances generator, which allows the visualizing of the sinusoidal signals affected by such disturbances, at very low costs, that may be used at their study. The friendly interactive graphic interface allows the easy selecting of the parameters for the desired output signal, the selecting flexibility being restricted only by the input/output range limited at [-1V, 1V] and by the maximum sampling frequency. In order to obtain signals with higher amplitudes there may be used an amplification circuit.

#### BIBLIOGRAPHY

[1] M. Azam, F. Thu, K. R. Pattipati, R. Karanam, "A Dependency Model Based Approach for Identifying and Evaluating Power Quality Problems", *IEEE Transactions on Power Delivery*, vol. 19, No. 3, pg. 1154-1166, July, 2004.

[2] G. Gășpăresc, "Analiza wavelet a perturbațiilor tranzitorii de tip impuls biexponențial și sinus amortizat", sesiunea de comunicări științifice "Doctor ETC 2005", pg. 34-39.

[3] A. Ignea, *Introducere în compatibilitatea electromagnetică*, Editura de Vest, Timișoara, 1998.

[4]. A. Mateescu, N. Dumitru, L. Stanciu, Semnale şi sisteme, aplicații în filtrarea semnalelor, Editura Teora, Bucureşti, 2001.
 [5] www.mathworks.com.

Seria ELECTRONICĂ și TELECOMUNICAȚII TRANSACTIONS on ELECTRONICS and COMMUNICATIONS

Tom 51(65), Fascicola 1, 2006

### **Chaos in Switching Power Converters**

Corina M. Ivan<sup>1</sup>, and Viorel Popescu<sup>2</sup>

Abstract - This paper presents an overview of the complex behaviour of the switching power converters. The power electronics circuits, due to their nonlinearity, exhibits a variety of complex behaviour, such as: sudden change of operating regime, subharmonic and chaotic operation, etc. This behaviour can occur when some parameters of the circuit are varied.

Keywords: switching power converters, nonlinear behaviour, chaos

#### I. INTRODUCTION

Power electronics circuits can be described as piecewise-switched circuits, which assume different topologies at different times. Toggling between these topologies is done in a cyclic manner. The result is nonlinear time-varying operation.

Power electronics circuits, being nonlinear, exhibit a variety of complex behaviour such as sudden change of operating regime, chaotic operation, occasional instability (depending on the circuit parameters), intermittent subharmonic or chaotic operation, etc.

Both the circuit topology and the control method determine the dynamical behaviour of a power electronics circuit. Chaos is a common phenomenon in power converters when they are operated under feedback control. Chaotic systems are sensitively dependent on the initial conditions, which makes long-term prediction of their behaviour impossible.

In analysing power electronics circuits much effort has been spent in developing linear models of dc-dc converters. One of the most popular of these models is the state-space averaging. Although it has many advantages, it is approximate [1]. Also, it doesn't predict some instabilities in the circuit, such as the subharmonic instability associated with the currentmode control [2].

An overview of the nonlinear behaviour in dynamic systems ("chaos theory"), the switching power converters models and their application for nonlinear behaviour analysis, and some techniques used for the study of nonlinear and chaotic behaviour are presented in Section II. The nonlinear behaviour in various switching power converters is examined in Section III. Some conclusions are presented in Section IV.

#### II. METHODS OF STUDYING NONLINEAR BEHAVIOUR IN SWITCHING POWER CONVERTERS

#### A. Nonlinear behaviour in dynamic systems

Even simple systems can behave in a chaotic fashion. The main cause of this behaviour has been identified as nonlinearity.

Chaos is a particular qualitative behaviour of nonlinear systems, which is characterized by an aperiodic and apparently random trajectory [4].

The behaviour of the dynamical systems varies as a function of time. A dynamical system can be described by the following equation:

$$\frac{dx(t)}{dt} = f(x(t), \mu, t) \tag{1}$$

where x is the state variables vector, and  $\mu$  is the parameters vector. If f depends on time, the system is called *non-autonomous*, and if f doesn't depend on time, the system is called *autonomous*.

The solution of the system is known as the *trajectory*. The equilibrium solution to which the system converges is called an attracting equilibrium solution (*attractor*). A dynamical system can have multiple equilibrium solutions, depending on the system parameters. When a parameter is varied, the behaviour of the system can suddenly change. This phenomenon is called *bifurcation*. Some commonly observed bifurcations are [2], [5]:

- saddle-node bifurcation it is characterized by a sudden loss of a stable equilibrium solution, when a parameter goes beyond a critical value;
- transcritical bifurcation it is characterized by an exchange of stability status between two equilibrium solutions;
- *supercritical pitchfork bifurcation* the stable equilibrium solution splits into two stable

<sup>&</sup>lt;sup>1</sup> Facultatea de Electronică și Telecomunicații, Departamentul

Electronică Aplicată Bd. V. Pârvan Nr. 2, 300223 Timișoara, e-mail corina\_m\_i@yahoo.com

<sup>&</sup>lt;sup>2</sup> Facultatea de Electronică și Telecomunicații, Departamentul

Electronică Aplicată Bd. V. Pârvan Nr. 2, 300223 Timișoara, e-mail viorel.popescu@etc.utt.ro

equilibrium solutions, at a critical parameter value;

- subcritical pitchfork bifurcation it is characterized by a sudden explosion of a stable equilibrium solution as a parameter goes beyond a critical value;
- period-doubling bifurcation it is characterized by a sudden doubling of the period of a stable periodic orbit when a certain parameter is varied; this doubling of the period may continue to occur when the parameter is varied in the same direction;
- Hopf bifurcation it is characterized by a sudden expansion of a stable fixed point to a stable limit cycle;
- border collision it is an abrupt change in behaviour when a parameter is varied across the boundary of two structurally different systems. In switching converters it is a result of a change of topological sequence.

#### B. Switching power converters modelling

The nonlinear and time-varying operation of the switching power converters demands nonlinear methods for analysis.

The switching power converters modelling has two basic approaches: averaging approach and discretetime approach.

Suppose the switching converter toggles between N circuit topologies,  $d_i$  being the fraction of the period in which the circuit stays in the *i*-th topology,  $A_i$  and  $B_i$  the system matrices,  $V_g$  the input voltage and  $T_s$  the switching period. Obviously,  $d_1 + d_2 + \dots + d_N = 1$ . The state equations for the system are the following:

$$\dot{x} = \begin{cases} A_1 x + B_1 V_g, & t_n \le t < t_n + d_1 T_s \\ A_2 x + B_2 V_g, & t_n + d_1 T_s \le t < t_n + (d_1 + d_2) T_s \\ \dots \\ A_N x + B_N V_g, & t_n + (1 - d_N) T_s \le t < t_{n+1} \end{cases}$$
(2)

The averaging approach [6] removes the time-varying dependence from the original time-varying model.

The averaged model is the weighted average of all the state equations, written for all possible circuit topologies. The typical form of the averaged model is the following:

$$\frac{dx}{dt} = \left(\sum_{i=1}^{N} d_1 A_i\right) x + \left(\sum_{i=1}^{N} d_1 B_i\right) V_g$$
(3)

The control law is given as a set of equations defining  $d_i$ . The general form of this set of equations is:

$$\begin{cases} G_1(d_1, d_2, \dots, V_g, x) = 0\\ G_2(d_1, d_2, \dots, V_g, x) = 0\\ \dots \end{cases}$$
(4)

The averaging approach is widely used and well known, and it is relative easy to derive the continuous averaged equation. Usually, the validity of averaged models is restricted to the low-frequency range, up to an order of magnitude below the switching frequency. For this reason, averaged models become inadequate when the aim is to explore nonlinear phenomena that may appear across a wide spectrum of frequencies. Nevertheless, averaging techniques can be useful to analyze low-frequency bifurcation phenomena.

Another modelling approach is the discrete-time iterative approach. Its aim is to derive an iterative function that expresses the state variables at one sampling instant in terms of those at an earlier sampling instant:

$$x_{n+1} = f(x_n, d, V_g)$$
 (5)

where  $x_n$  is the state vector at  $t = nT_s$ , d is the vector of the duty cycles:  $d = [d_1 \ d_2 \ ... \ d_N]^T$ . Eqn (5), the discrete-time state equation, assumes that the sampling period is equal to the switching period. Therefore, the model can be used up to the switching frequency. Since most power electronics circuits are non-autonomous systems driven by fixed-period clock signals, the study of the dynamics can be effectively carried out using appropriate discrete-time maps. The disadvantage of the model is that the derivation of the iterative map is more complicated compared to the continuous-time averaged equation.

#### C. Analysis of standard bifurcations

The analysis begins with the system model.

If the averaged model is used, first the set of continuous averaged state equations are derived. Then, the eigenvalues (characteristic multipliers) of the Jacobian,  $J(X_Q)$  and are found, using the following equation:

$$\det[\lambda I - J(X_O)] = 0 \tag{6}$$

The next step is to identify the condition for the eigenvalue(s) to move across the imaginary axis in the complex plane (as for instance, a pair of complex eigenvalues moving across the imaginary axis implies a Hopf bifurcation).

If the discrete time approach is used, first is derived the discrete-time state equation (also called iterative map, iterative function or Poincaré map). Next, the Jacobian,  $J(X_Q)$  is examined to find eigenvalues. Then, the condition for the eigenvalue(s) to move out the unit circle in the complex plane is identified.

The discrete-time and averaged models treat the duty cycle as an input. In practice, the duty cycle is controlled through some feedback mechanisms. Thus, to complete the model, we need to state the control law. For instance, in the usual pulse-width modulation control, a control signal (deriving from the state variables) and a ramp signal are compared, their intersection defining the switching instant. Thus, the control law can be:

$$V_{ramp}(dT_s) = v_{con}(x(dT_s))$$
(7)

where  $V_{ramp}(t)$  is a ramp voltage and  $v_{con}$  is the control signal. From this equation, we can find *d* for each switching period. For the voltage-mode control, considering a proportional feedback, the control law is the following:

$$d_n = H \left( D - \kappa \left( v_o - V_{ref} \right) \right) \tag{8}$$

where D is the steady-state duty cycle,  $\kappa$  is the smallsignal feedback gain,  $V_{ref}$  is the reference output voltage, and H limits the range of the duty cycle between 0 and 1:

$$H(x) = \begin{cases} 0, & for \quad x < 0\\ 1, & for \quad x > 1\\ x, & for \quad 0 \le x \le 1 \end{cases}$$
(9)

For the current-mode control, the control law is given by:

$$i_{ref} = I_{ref} - \kappa (v_o(t) - V_{ref})$$
(10)

where  $I_{ref}$  is the steady-state reference current.

# D. Techniques for studying nonlinear and chaotic behaviour

*Poincaré sections* – are graphical representations of the behaviour of a high-order system. They are planes that intersects the trajectory of the system. If the Poincaré section contains a finite number of points, the steady-state operation is periodic. If the Poincaré section contains a closed loop, the operation is quasiperiodic. If the Poincaré section is irregular, the operation is chaotic.

*Bifurcation diagrams* – are graphical representations of the behaviour exhibited by a system when some parameters are varied.

*Lyapunov* exponents – they measure the exponential convergence or divergence of neighbouring orbits of a dynamical system. Considering two trajectories that initially are separated by a distance  $\varepsilon_0$ , if this distance increases or decreases exponentially in time, it can be expressed as:

$$\varepsilon(t) = \varepsilon_0 e^{\lambda t} \tag{11}$$

If  $\lambda > 0$ , the two trajectories diverge exponentially in time and the behaviour of the system is chaotic.

#### III. NONLINEAR BEHAVIOUR IN SWITCHING POWER CONVERTERS

Switching power converters, due to their nonlinearity exhibits a variety of complex and chaotic

behaviour. The behaviour of a dc-dc converter is greatly influenced by the operating mode and the control technique. Most dc-dc converters are designed to deliver a regulated output voltage. The control of dc-dc converters usually takes on two approaches: *voltage feedback control (voltage-mode control)* and *current-programmed control (current-mode control)*.

In voltage feedback control, the output voltage is compared with a reference to generate a control signal which drives the pulse-width modulator.

For current-programmed control, an inner current loop is used in addition to the voltage feedback loop, to force the peak inductor current to follow a reference signal which is derived from the output voltage feedback loop.

From what has been reported so far in the literature, the following observations regarding the nonlinear behaviour of the switching power converters can be made:

- converters under fixed-frequency currentmode control generally lose stability via a period-doubling type of bifurcation;
- in switching power converters border collision can occur due to a change of operating mode or due to saturating nonlinearity– caused by the inherent limitation of the range of some control parameters (as for instance, as a result of saturating the duty cycle [2]);
- voltage-mode controlled BUCK converters typically exhibit period-doubling bifurcations [12, 13], whereas BOOST converters typically exhibit Hopf bifurcation [10, 14];
- period-doubling is common in BUCK or BOOST converters operating in Discontinuous Inductor Current Mode (DICM) [15, 16] and current-mode controlled converters [11, 17].

Further on, we analyse the nonlinear behaviour of some switching power systems.

### A. BUCK converter, voltage-mode control, CCM operation

For the BUCK converter, shown in Fig. 1, the stateequations when the converter is operating in Continuous Conduction Mode (CCM), are the following:

$$\dot{x} = A_1 x + B_1 V_g, \quad t_n \le t < t_n + dt \dot{x} = A_2 x + B_2 V_g, \quad t_n + dt \le t < t_{n+1}$$
(12)

where x is the state vector  $[v_o \ i_L]^T$ , d is the duty cycle.



By solving the state equations, the discrete-time equation can be obtained:

where:

$$f(x,d) = \begin{bmatrix} f_{11} & f_{12} \\ f_{21} & f_{22} \end{bmatrix} x + \begin{bmatrix} g_1 \\ g_2 \end{bmatrix} V_g$$
(14)

The approximate expressions for f(x,d), determined in [2] are given by:

$$f_{11} = 1 - \frac{T_s}{\tau_C} + \frac{T_s^2}{2\tau_C^2} - \frac{T_s^2}{2\tau_C \tau_L}$$
(15)

$$f_{12} = \frac{RT_s}{\tau_C} - \frac{RT_s^2}{2\tau_C^2}$$
(16)

$$f_{21} = -\frac{T_s}{R\tau_L} + \frac{T_s^2}{2R\tau_C\tau_L}$$
(17)

$$f_{22} = 1 - \frac{T_s^2}{2\tau_C \tau_L}$$
(18)

$$g_1 = \left(1 - \frac{d}{2}\right) \frac{dT_s^2}{\tau_C \tau_L} \tag{19}$$

$$g_2 = \frac{dT_s}{R\tau_L} \tag{20}$$

where  $\tau_C = CR$ ,  $\tau_L = L/R$ .

For voltage-mode controlled BUCK converter, operating in CCM [2], in order to investigate the bifurcation phenomena, the following parameters are used:  $V_g = 22-33V$ , L = 20mH,  $f_s = 2.5kHz$ ,  $R = 22\Omega$ ,  $C = 47\mu$ F,  $V_{ref} = 11$ V.

In Fig. 2, 3, 4 are presented the output voltage and inductor current waveforms and the phase portraits in various operating regimes: fundamental periodic operation (period-1), period-2 subharmonic operation and chaos, as a result of the border collision, obtained by computer simulation, using CASPOC.



# B. BUCK converter, voltage-mode control, DICM operation

In a similar way to CCM, the state equation for DICM can be derived:



Fig. 3. (a) Period-2 subharmonic waveforms (simulation results) for BUCK converter operating in CCM, V<sub>g</sub>=28V; (b) phase portrait.



Fig. 4. (a) Chaotic operation waveforms (simulation results) for BUCK converter operating in CCM,  $V_g$ =33V; (b) phase portrait.

$$v_{o}(t_{n+1}) = f(v_{o}(t_{n}), d_{n}) = \alpha v_{o}(t_{n}) + \frac{d_{n}^{2} V_{g}(V_{g} - v_{o}(t_{n}))}{v_{o}(t_{n})}$$
(21)

where:

$$\alpha = 1 - \frac{T_s}{\tau_C} + \frac{T_s^2}{2\tau_C^2} \tag{22}$$

$$\beta = \frac{T_s^2}{2LC} \tag{23}$$

For voltage-mode controlled BUCK converter, operating in DICM, in order to investigate the bifurcation phenomena, the following component values are used:  $V_g = 33V$ ,  $L = 194\mu$ H,  $f_s = 3$ kHz,  $R = 12.5\Omega$ ,  $C = 222\mu$ F,  $V_{ref} = 25V$ , D = 0.47. Assuming that in the neighbourhood of the steady-state the duty

cycle does not saturate, the characteristic multiplier can be computed from Eqn. (21):

$$\lambda = \frac{\partial f(v_o)}{\partial v_o} \bigg|_{v_0 = V_o} = \alpha - \frac{\beta V_g D[2\kappa V_o(V_g - V_o) + DV_g]}{V_o^2}$$
(24)

The system is fundamentally stable if  $|\lambda| < 1$ . The critical value of the small-signal feedback gain,  $\kappa$ , can be found by setting the characteristic multiplier to -1:

$$\kappa_c = \frac{\left(1+\alpha\right)V_o^2 - \beta V_g^2 D^2}{2\beta V_g D V_o \left(V_g - V_o\right)}$$
(25)

For the studied circuit,  $\kappa_c = 0.115$ .

In Fig. 5 and 6 are presented the waveforms and the phase portraits in two operating regimes: fundamental periodic operation (period-1) and chaos, obtained by computer simulation.



Fig. 5. (a) Fundamental waveforms (simulation results) for BUCK converter operating in DICM ,κ=0.1; (b) phase portrait.



Fig. 6. (a) Chaotic operation waveforms (simulation results) for BUCK converter operating in DICM,  $\kappa$ =0.185; (b) phase portrait.

In Fig. 7 the analytical iterative map, given by Eqn. (21) is used to show the bifurcations of the converter. It can be observed that the system looses stability by period-doubling, and becomes chaotic when  $\kappa$  becomes larger that about 0.17.



Fig. 7. Bifurcation diagram of the voltage-mode controlled BUCK converter operating in DICM.

The voltage-mode controlled BOOST converter, operating in DICM presents the same nonlinear behaviour [15].

#### C. BUCK converter, current-mode control

In this case, the control law is given by Eqn. (10). For current-mode controlled BUCK converter, in order to investigate the bifurcation phenomena, the following parameters are used:  $V_g = 5V$ , L = 2mH,  $f_s = 10kHz$ ,  $R = 40\Omega$ ,  $C = 34\mu$ F,  $V_{ref} = 1.89V$ ,  $I_{ref} = 0.2185A$ . In Fig. 8, 9, 10 are presented: the inductor current waveforms and the phase portraits in various operating regimes: fundamental periodic operation, period-2 subharmonic operation and chaos, obtained by computer simulation.



It can be observed that the circuit goes through 1period operation, 2-period operation, and eventually exhibits chaos. A similar behaviour can be observed at the BOOST converter [2], [11].

#### D. ĆUK converter, Discontinuous Capacitor Voltage Mode (DCVM) operation, voltage-mode control

In this paper, the CUK converter (Fig. 11), operating in DCVM is studied. In order to investigate the occurence of the Hopf bifurcation, the following parameters are used:  $V_g = 15V$ ,  $L_1=L_2 = 2.4$ mH,  $R = 10\Omega$ ,  $C_1=56.8\mu$ F  $C_2 = 47\mu$ F,  $f_s=20$ kHz.



Fig. 11. The ĆUK converter.

The control law is given by (8). For this circuit parameters it is found that the critical value of the feedback gain,  $\kappa$ , is 0.816.

Computer simulations of the circuits show the bifurcation from fixed point (Fig. 12,a), through limit cycle (Fig. 12,b) and eventually to chaos (Fig. 12,c).



Fig. 12. The 3-d plots of the local trajectory for the DCVM ĆUK converter: a- the stable local trajectory for  $\kappa$ =0.1; b- the limit cycle ( $\kappa$ =0.816); c-chaotic orbit ( $\kappa$ =10).

In [2], [10] the Hopf bifurcation in the freerunning CUK converter, operating in CCM, the boost converter with PWM voltage-mode control, and parallel boost converters is studied.

#### **IV. CONCLUSIONS**

The power electronics circuits, due to their nonlinearity, exhibits a variety of complex behaviour, such as: sudden change of operating regime, subharmonic and chaotic operation, etc. This behaviour can occur when some parameters of the circuit are varied. There are two reasons for studying nonlinear dynamics in the context of power electronics: to understand better the nonlinear behaviour of the power converters, and thereby avoid undesirable effects, or to deliberately use these effects, as shown in [19].

The nonlinear behaviour of some switching power converters is analysed in this paper.

#### REFERENCES

[1] P. T. Krein, J. Bentsman, R. M. Bass, and B. L. Lesieutre, "On the use of averaging for the analysis of power electronic systems", *IEEE Transactions on Power Electronics*, vol. 5, no. 2, pp. 192-192, Apr. 1990.

[2] C. K. Tse, Complex Behaviour of Switching Power Converters, CRC Press LLC, 2004.

[3] D. C. Hamill, J. H. B. Deane, and D. J. Jefferies, "Modelling of Chaotic DC-DC Converters by Iterated Nonlinear Mappings", *IEEE Transactions on Power Electronics*, vol. 7, no. 1, January 1992.

[4] H. Peitgen, H. Jugens and D. Saupe, *Chaos and Fractals: New Frontiers of Science*, Berlin: Springer-Verlag, 1992.

[5] H. E. Nusse, E. Ott, and J. A. Yorke, "Border-collision bifurcations: an explanation for observed bifurcation phenomena", *Physical Review E*, vol. 49, pp. 1073-1076.

[6] R. D. Middlebrook and S. Ćuk, "A general unified approach to modelling switching-converter power stages", *IEEE Power Electronics Specialists Conference Record*, pp. 18-34, 1976.

[7] D. C. Hamill, "Power electronics: a field rich in nonlinear dynamics", *Proceedings of International Specialists' Workshop on Nonlinear Dynamics of Electronic Systems*, pp. 165–177, 1995.

[8] D. Dai, C. K. Tse, "Symbolic Analysis of Bifurcation in Switching Power Converters: A Novel Method for Detecting Border Collision", 2004 RISP International Workshop on Nonlinear Circuit and Signal Processing (NCSP'04), Hawaii, USA, Mar. 5-7, 2004.

[9] Y. Ma, H. Kawakami, C. K. Tse, "Bifurcation Analysis of Switched Dynamical Systems With Periodically Moving Borders", *IEEE Transactions on Circuits and Systems-I: Regular Papers*, vol. 51, no. 6, June 2004.

[10] A. El Aroudi, "Hopf bifurcation and chaos from torus breakdown in a pwm voltage-controlled dc/dc boost converters", *IEEE Transactions on Circuits and Systems Part I*, vol. 46, no. 11, pp. 1374–1382, 1999.

[11] W. C. Y. Chan and C. K. Tse, "Study of bifurcation in currentprogrammed dc/dc boost converters: from quasiperiodicity to period-doubling", *IEEE Transactions on Circuits and Systems Part I*, vol. 44, no. 12, pp. 1129–1142, 1997.

[12] K. Chakrabarty, G. Podder and S. Banerjee, "Bifurcation behaviour of buck converter", *IEEE Transactions on Power Electronics*, vol. 11, no. 3, pp. 439–447, 1995.

[13] D. C. Hamill, J. H. B. Deane and D. J. Jefferies, "Modeling of chaotic dc/dc converters by iterative nonlinear mappings", *IEEE Transactions on Power Electronics*, vol. 7, no. 1, pp. 25–36, 1992.

[14] H. H. C. Iu and C. K. Tse, "Bifurcation in parallel-connected boost dc/dc converters", *Proceedings of IEEE International Symposium on Circuits and Systems*, pp. II473–II476, 2000.

[15] C. K. Tse, "Flip bifurcation and chaos in three-state boost switching regulators", *IEEE Transactions on Circuits and Systems Part I*, vol. 41, no. 1, pp. 16–23, 1994.

[16] C. K. Tse, "Chaos from a buck regulator operating in discontinuous conduction mode", *International Journal of Circuit Theory and Applications*, vol. 22, pp. 263–278, 1994.

[17] C. K. Tse and W. C. Y. Chan, "Chaos from a currentprogrammed Ćuk converter", *International Journal of Circuit Theory and Applications*, vol. 23, no 3, pp. 217–225, 1995.

[18] W. C. Y. Chan and C. K. Tse, "Bifurcations in currentprogrammed dc/dc buck switching regulators-conjecturing a universal bifurcation path", *International Journal of Circuit Theory and Applications, 26*, pp. 127–145, 1998.

[19] J.H.B. Deane and D.C. Hamill, "Improvement of power supply EMC by chaos", *Electronics Letters*, vol. 32, no. 12, p. 1045, June 1996.

Seria ELECTRONICĂ și TELECOMUNICAȚII TRANSACTIONS on ELECTRONICS and COMMUNICATIONS

Tom 51(65), Fascicola 1, 2006

### **Comparison of LDA and RBF-NN in EEG Features Classification for Motor Imagery**

Ștefan Cososchi<sup>1</sup>, Rodica Strungaru<sup>1</sup>, G. Mihaela Ungureanu<sup>1</sup>

Abstract – This paper presents an approach that uses self-organizing fuzzy neural network based time series prediction to extract the EEG features in time domain. EEG signals from two electrodes placed on the scalp over the motor cortex are predicted by a single fuzzy neural network. Features derived from the mean squared error of the predictions and from the mean squared of the predicted signals are extracted from EEG data within a sliding window using two auto-organizing fuzzy neural networks with multi inputs and a single output. The features are classified by linear discriminant analysis and radial-basis function neural network.

Keywords: EEG, neurofuzzy network, prediction, auto adaptation, LDA, RBF-NN

#### I. INTRODUCTION

Motor imagery is the mental simulation of a motor act that includes preparation for movement, passive observations of action and mental operations of motor representations implicitly or explicitly. Motor imagery as preparation for immediate movement likely involves the motor executive brain regions. Implicit mental operations of motor representations are considered to underlie cognitive functions. Another problem concerning neuro - imaging studies on motor imagery is that the performance of imagination is very difficult to control. The ability of an individual to control its EEG may enable him to communicate without being able to control their voluntary muscles. Communication based on EEG signals does not require neuromuscular control and the individuals who have neuromuscular disorders and who may have no more control over any of their conventional communication abilities may still be able to communicate through a direct brain-computer interface. A brain-computer interface replaces the use of nerves and muscles and the movements they produce with electrophysiological signals and is coupled with the hardware and software that translate those signals into physical actions. One of the most important components of a brain-computer interface is the EEG feature extraction procedure.

The Motor imagery is by far the commonest methodology employed by majority of BCI research groups. This can be attributed primarily to the 'purely

cognitive' nature of these methods (as opposed to the requirement for a stimulus in BCIs based on P300 and steady state (SS) visually evoked EEG-potentials (VEP)). Motor imagery (like motor action) has been reported to produce an Event Related Desynchronization (ERD) [1]. This is characterized by a transient reduction in the power of the alpha and beta bands of the EEG. By cleverly employing different strategies for motor imagery, one can generate ERDs in different spatial locations overlying the bilateral motor homunculus. With proper training and motivation, majority of subjects can learn to control the intensities (and spatial location) of specific frequency bands in their EEG, which can then be used as a communication and control signal. A Canadian research group has studied the effect of mental imagery at the corticospinal level when hand movements are performed [2]. In their study, the influence of imitation of hand actions on the cortical level was analyzed. The hand movements were studied by an American research group which established that the specific cortical pattern associated with the variation of the motor control parameters during execution and imagery are the same [3]. Recently, the researchers have studied the interference between action observation and action execution [4], in order to contribute to the analysis of the observation, trying to explain the process by which the representation of an observed movement is converted into the representation of a goal-directed action. To analyze the EEG signals different methods have been proposed in the literature: autoregressive model [5], [6], neural networks [7], mixture of densities approach [8], independent component analysis [9], time-frequency analysis [10] and statistical methods [11]. The processing of the EEG within the motor imagery shows still opened directions. This year, the researchers have tried to elucidate the difference in processing the biological and non-biological movements in man [4], to detect the cognitive abilities of the unresponsive patients [12] and to improve the EEG analysis in the framework of motor imagery application [13]. Most studies have relied on subjective evaluation and not objective confirmation, of task performance. Motor

<sup>&</sup>lt;sup>1</sup> Facultatea de Electronică, Telecomunicații și Tehnologia Informației, Departamentul de Electronica și Informatică Medicală

Str. Gh. Polizu Nr. 1, 011061 București, e-mails: s\_cososchi@yahoo.com, Rodica.Strungaru@elmed.pub.ro, mihaela@nspg.pub.ro

imagery is a dynamic state in which a subject mentally simulates a given action. Our work presents a procedure for extracting features from the electroencephalogram (EEG) recorded from subjects involving motor imagery. Two auto-organizing fuzzy neural networks are used to perform prediction tasks for the EEG data, as proposed by Coyle and his coworkers [6]. Features are taken from the mean squared error in prediction and from the mean squared of the predicted signals. Linear analysis is used for classification of signals. This extraction procedure is tested offline on two subjects leading to classification accuracy rates near 83% with information transfer rates near 8 bits/min. This approach shows good potential for online feature extraction and autonomous system adaptation. The architecture of the two autoorganizing fuzzy neural networks is a network with multi inputs and single output. The use of autoorganizing fuzzy neural networks is convenient for applications because the auto-organizing fuzzy neural network can adapt itself to each individual's EEG signals so that very little subject specific knowledge or parameter selection is required. It can perform online learning thus has potential for continous learning and continuous adaptation to the dynamics of each individual's EEG signals. Chapter II of the paper presents the data configuration. Chapter III gives the results and some conclusions.

#### II. DATA CONFIGURATION

#### A. Acquisition of EEG data

The data is recorded from two subjects in a timed experimental recording procedure where the subject is instructed to imagine moving the left and right hand in accordance to a directional cue displayed on a monitor. In each recording session a number of EEG patterns correlated to the imagined right or left arm movement are produced by a subject over a number of trials. Recorded EEG signals are filtered between 0.5 and 30Hz and then are sampled at 120Hz [14].

#### B. Configuration of EEG data

The EEG data recorded from each electrode is configured so that the measurements from time instants t - 5 to t - 1 are used to make a prediction of the measurement at time t. Each training data input exemplar contains five measurements from the data recorded from either the C3 or C4 electrode. The training data output contains every subsequent measurement t from each of the input data vectors. The extracted input-output data vector for the time series at the electrodes C3 and C4 are in (1) and (2).

$$\left[c_{3}(t-5);c_{3}(t-4);c_{3}(t-3);c_{3}(t-2);c_{3}(t-1);c_{3}(t)\right] \quad (1)$$

$$\left[c_4(t-5);c_4(t-4);c_4(t-3);c_4(t-2);c_4(t-1);c_4(t)\right] \quad (2)$$

Every trial has 5 seconds of task related data. The data is recorded from two subjects, S1 and S2. There were 300 trials recorded for subject S1 and 300 trials recorded for subject S2, an equal number of trials for each type of movement imagery. Each trial consists of 600 samples (5 s x 120 Hz = 600). There are 595 training data pairs for each trial, samples 595 to 599 are used to predict the sample 600.

#### C. Neurofuzzy architecture

Two auto-organizing fuzzy neural networks are used to perform prediction. One auto-organizing fuzzy neural network is trained for the left EEG data and the other one auto-organizing fuzzy neural network for right EEG data. By using separate auto-organizing fuzzy neural networks for each type of data, it is desired that each trained auto-organizing fuzzy neural networks develop certain uniqueness, in that it is more apposite to each type of time series data [14].

The advantage of using a self-organizing structure, like that of the auto-organizing fuzzy neural networks, is that the problem of specifying the network's architecture does not have to be considered [15].

For the neural networks, finding the optimum architecture for a particular task can be very problematic and does have a significant effect on the performances. Auto-organizing fuzzy neural networks are hybrid systems that combine the theories of fuzzy logic and neural networks. In hybrid systems like the self-organizing fuzzy neural networks, the fuzzy techniques are used to create or improve certain aspects of the neural network's performance. An important advantage of the auto-organizing fuzzy neural network is the generation of a model from observations of complex systems where little insufficient expert knowledge is available to describe the behavior, as is the case for EEG data [16].

The auto-organizing fuzzy neural networks can deal with characteristics of EEG such as large dimensions and noise to provide a model that can be used for interpretation of the EEG. This is another advantage of using an auto-organizing fuzzy neural network for EEG analysis. The auto-organizing fuzzy neural network is designed to approximate a fuzzy process of fuzzy inference through the structure of neural network and thus create an interpretable hybrid model of neural network using the superior learning ability of neural networks and easy interpretability of fuzzy systems.

The dynamic adaptation of the structure of the hybrid network captures the underlying behavior of a nonlinear time-varying complex system more easily and accurately. The online learning algorithm, based on a hybrid recursive least squares estimator, and an autonomous neuron adding and pruning structure based on the optimal brain surgeon technique, provide a truly online learning algorithm for modeling/predicting the highly non-stationary EEG signal [14].

#### D. EEG features extraction procedure

Each self-organizing fuzzy neural network is a multiinput-single-output (MISO) network so only EEG data recorded from a single electrode can be predicted. The system is configured in three stages [14]. The first stage involves training of the two autoorganizing fuzzy neural networks separately to perform one-step-ahead prediction, using five previous measurements of each time series. The two auto-organizing fuzzy neural networks are named L for the left data-electrode C3 and R for right data electrode C4 corresponding to the type of EEG data on which they are trained, either left or right motor imagery. The second stage implies input of each type of training data, the same data used to train the autoorganizing fuzzy neural networks into each of the auto-organizing fuzzy neural networks. All the L training data is input to both the L and R networks, then all the R training data is input to both L and Rnetwork in a similar manner. Each auto-organizing fuzzy neural network provides a one-step-ahead prediction for the data in for each trial. When a trial is input to all of the two auto-organizing fuzzy neural networks, features are extracted by calculating the mean square error (MSE) of the prediction for a portion of the trial and the mean squared of the actual prediction (MSA). As these calculations gives predictions over a segment to a scalar value, EEG features based on the error and on predicted signal can be obtained as in (3).

$$f_{k} = \frac{1}{M} \left( \sum_{t=1}^{M} \left( y(t) - \hat{y}_{k}(t) \right)^{2} + \sum_{t=1}^{M} \left( \hat{y}_{k}(t) \right)^{2} \right)$$
(3)

Equation (3) is used for obtaining each feature, where y(t) is the actual signal and  $\hat{y}_k$  (t) is the predicted signal. The *k* index is used to show whether the signal is from left *l* or right *r* auto-organizing fuzzy neural network. *M* is the number of prediction samples used. The extracted features are in vector form, the feature vector  $f_v$ , is shown in Fig. 1.

For each trial a two elements feature vector is



obtained and classes of features for right and left data can be obtained by entering all trials of training data into the auto-organizing fuzzy neural networks in Fig. 1. Normalizing the features (i.e. dividing each feature vector by the sum of the components within the vector) can reduce the intra class variance – a fundamental goal of any feature extraction procedure. Features can be extracted for every time point in a trial using a sliding window approach. To extract a new set of features for every time point in a trial using the sliding window approach, t ranges from t = s to M where s and M are incremented before the next set of features is extracted (initially s = 1 and M = window size). This means that data at the beginning of a trial is forgotten as the window slides away from the start of the trial. The advantage of using the sliding window for feature extraction is that the feature extraction procedure does not require knowledge about the point at which communication is initiated by the user and so online feature extraction can be realized [14].

#### **III. DATA CLASSIFICATION**

The last step is the data classification performed using linear discriminant analysis (LDA), a classifier that works on the assumption that different classes of features can be separated linearly and alternatively using radial basis function network (RBF-NN) that uses a nonlinear function to map the input data into high-dimension space so that they are more likely to be linearly separable than in the low-dimension space.

#### A. Linear discriminant analysis

The principle of LDA is to seek a vector w so that two projected clusters of R and L feature vectors can be well separated from each other while keeping small variance of each cluster. This can be done by maximizing the Fisher's criterion. After w is obtained by means of the training data, we project the test samples on it, and then classify the projected points by the k-nearest-neighbor decision rule [17]. Linear classifiers are more reliable than the nonlinear ones because they have limited flexibility.

The idea of LDA is to seek a vector  $\vec{w}$  so that two projected clusters of *R* and *L* feature vectors on  $\vec{w}$ can be well separated from each other while keeping small variance of each cluster. This can be done by maximizing the Fisher's criterion

$$J(w) = \frac{w' S_b w}{w S_w w} \tag{4}$$

where  $S_b$  is the scatter matrix between classes:

$$S_b = \left(m_R - m_L\right)\left(m_R - m_L\right)^{\mathrm{T}}$$
(5)

and  $S_w$  is the scatter matrix within the class:

Fig. 1. EEG feature extraction procedure

$$S_{w} = \sum_{\vec{x} \in \mathbb{R}} (\vec{x} - m_{R}) (\vec{x} - m_{R})^{\mathrm{T}} + \sum_{\vec{x} \in \mathbb{L}} (\vec{x} - m_{L}) (\vec{x} - m_{L})^{\mathrm{T}}$$

$$(6)$$

in which two summations run over all the training samples of classes R and L, respectively, and  $m_R$  and  $m_L$  represent the group mean of classes R and L, respectively. The optimal  $\vec{w}$  is the eigenvector corresponding to the largest eigenvalue of  $S_w^{-1}S_h$ . After  $\vec{w}$  is obtained by means of the training data. Experimentation involved extraction and classification of features at every time point in a trial, allowing selection of the optimum time points to perform feature extraction and classification for more effective deployment of the system. This approach allows features to be extracted at the rate of the sampling interval [14].

#### B. Radial - basis function neural networks

The radial - basis function neural network (RBF-NN) uses a nonlinear function to map the input data into high-dimension space so that they are more likely to be linearly separable than in the low-dimension space, as depicted in Fig. 2.



Fig. 2. RBF-NN architecture

The hierarchy of RBF-NN consists of one input layer, one hidden layer, and one output layer. Each RBF-NN is designed to have a nonlinear transformation from the input layer to the hidden layer, followed by a linear mapping from the hidden layer to the output layer. The mapping between the input and output space is expressed by:

$$F\left(\vec{x}\right) = \sum w_i \varphi\left(\left\|\vec{x} - \vec{x}_i\right\|\right) \tag{7}$$

where  $\varphi(\|\vec{x} - \vec{x}_i\|) = e^{-\|\vec{x} - \vec{x}_i\|^2}$  and  $w_i$  is the weighting from the *i*-th hidden neuron to output neuron and  $\vec{x}_i$ 

represents the *i*-th known feature vector with dimension N.

Compared with other neural networks which uses gradient-based optimization process to estimate the weightings, for example, the back-propagation recurrent neural network, the RBF-NN solve for a set of linear equations to avoid trapping in a local minimum and greatly reduce the training time [17].

#### IV. RESULTS AND CONCLUSIONS

#### A. Results

The system was tested on 150 for subject S1 and 150 for subject S2. The obtained results are shown in Table 1 and Table 2.

The first column specifies the subject. The second column specifies whether normalized features where used. Column three specifies the sliding window size. Column four indicates classification accuracy rate for LDA in Table 1 and respectively for RBF-NN in Table 2. Column five shows the time elapsed for classification and column six shows the information transfer (IT) rates.

All results in bold specify the best results obtained for each type of performance quantifier. All IT rates were calculated using the time interval between communication start meaning the second 4 of timing scheme and the point that maximum classification accuracy was obtained. This provides good indication about the maximum IT rate a system can achieve whilst system accuracy is optimal. IT rates can be much higher if calculated in the first second of a trial, even if classification accuracy is lower.

Irregular transients in the signals, caused by noise or artifacts did not have as much affect on the features because the auto-organizing fuzzy neural networks did not predict irregular transients in the signal that indicates that the auto-organizing fuzzy neural networks aided to the removal of artifacts and noise for subjects S1 and S2. Normalizing the features produces higher classification accuracy and IT rates that is because normalization reduces the intra-class variability. The number of neurons in each autoorganizing fuzzy neural network was different from its counterparts due to variations in the types of signals on which each auto-organizing fuzzy neural network was trained.

| lable | 1    |      |         |      |       |
|-------|------|------|---------|------|-------|
| Sub   | Norm | Wind | Classif | Time | Rate  |
|       |      | Size | Acc [%] | [s]  | [bpm] |
|       |      |      | LDA     |      |       |
| S1    | No   | 310  | 76.34   | 3.43 | 6.89  |
|       | Yes  | 320  | 82.68   | 3.62 | 7.27  |
| S2    | No   | 300  | 70.63   | 3.24 | 6.43  |
|       | Yes  | 340  | 79.87   | 4.13 | 7.68  |

Table 2

m 1 1 1

| Sub        | Norm | Wind | Classif | Time | Rate  |
|------------|------|------|---------|------|-------|
|            |      | Size | Acc [%] | [s]  | [bpm] |
|            |      |      | RBF-NN  |      |       |
| <b>S</b> 1 | No   | 310  | 73.54   | 3.46 | 6.56  |
|            | Yes  | 320  | 84.21   | 3.57 | 7.75  |
| S2         | No   | 300  | 68.67   | 3.28 | 6.32  |
|            | Yes  | 340  | 81.28   | 3.98 | 8.12  |

#### B. Conclusions

No artifact removal or noise reduction was carried out on the raw EEG data from subjects. This indicates the robustness of the proposed approach. However, the number of neurons in each auto-organizing fuzzy neural network increases when noise is increased. This approach shows good potential for online EEG feature extraction and can be further developed by implementing a multiple-step-ahead prediction technique. The system can perform online adaptation because it can autonomously add neurons to accommodate to the variations in the EEG data.

RBF-NN performs a better classification of the extracted features in comparison with LDA, due to the nonlinear function used for the hidden layer.

Further studies will investigate the success of the proposed algorithms on different motor imagery tasks and will look for other methods to improve the classification of the extracted features.

#### REFERENCES

[1] G. Pfurtscheller, and C. Neuper, "Motor imaginary activates primary sensorimotor area in humans," *Neuroscience Letters*, vol. 239 (2-3), Dec. 1997, pp. 65-68.

[2] S. Clark, F. Tremblay, and D. Ste-Marie, "Differential modulation of corticospinal excitability during observation, mental imagery and imitation of hand actions," *Neuropsychologia*, vol. 42 (1), Jan. 2003, pp. 105-112.

[3] D. H. Romero, M. G. Lacourse, K. E. Lawrance, S. Schandler, and M. J. Cohen, "Event-related potentials as a function of movement parameter variations during motor imagery and isometric action," *Behavioural Brain Research*, vol. 117 (1-2), Dec. 2000, pp. 83-96.

[4] S.-J. Blakemore, and C. Frith, "The role of motor contagion in the prediction of action," *Neurophysiologia*, vol. 43 (2), Feb. 2005, pp. 260-267.

[5] B. O. Peters, G. Pfurscheller, and H. Flyvjberg, "Automatic differentiation of multichannel EEG signals," *IEEE Trans. Biomed. Eng.*, vol. 48 (1), Jan. 2001, pp. 111-116.

[6] D. Coyle, G. Prasad, and T. M. McGinnity, "A time-series prediction approach for feature extraction in a Brain-Computer

Interface," IEEE Trans. Neur. Syst. Rehabil. Eng., vol. 13, Dec. 2005, pp. 461-467.

[7] W. Qiu, K. S. M. Fung, F. H. Y. Chan, F. K. Lam, P. W. F. Poon, and R. P. Hamernik, "Adaptive filtering of evoked potentials with Radial-Basis-Functions neural network prefilter," *IEEE Trans. Biomed. Eng.*, vol. 49, March 2002, pp. 225-212.

[8] C. Bigan, M. Ungureanu, R. Strungaru, and V. Lazarescu, "Mixture of Densities Approach for EEG Signals Source Separation," in *Proc. 2nd European Medical&Biological Engineering Conference*, Vienna, Austria, December 2002, pp. 604-605.

[9] T.-P. Jung, S. Makeing, M. Westerfield, J. Townsend, E. Courchesne, T. J. Sejnowski, "Analysis and visualisation of singletrial event-related potentials," *Human Brain Mapping*, vol. 14, Nov. 2001, pp. 166-185.

[10] V. Bostanov, "BCI Competition 2003-Data sets Ib and IIb: Feature extraction from Event-Related brain potentials with the continious wavelet transform and t-Value scalogram," *IEEE Trans. Biomed. Eng.*, vol. 51, June 2004, pp. 1057-1061.

[11] J. F. Borisoff, S. G. Mason, A. Bashashati, and G. E. Birch, "Brain-Computer Interface design for asynchronous control applications: improvements to the LF-ASD asynchronous brain switch," *IEEE Trans. Biomed. Eng.*, vol. 51, June 2004, pp. 985-993.

[12] T. Hinterberger, B. Wilhelm, J. Mellinger, B. Kotchoubey, and N. Birbaumer, "A device for detection of cognitive brain functions in completely paralyzed or unresponsive patients," *IEEE Trans. Biomed. Eng.*, vol. 52, Feb. 2005, pp. 211-220.

[13] G. Pfurtscheller, C. Neuper, C. Brunner, and F. Lopes da Silva, "Beta rebound after different types of motor imagery in man," *Neuroscience Letter*, vol. 378, April 2005, pp. 156-159.

[14] D. Coyle, G. Prasad, T. M. McGinnty, "Extracting Features for a Brain-Computer Interface by Self-Organising Fuzzy Neural Network-based Time Series Prediction," *Proceedings of the 26th Annual International Conference of the IEEE EMBS*, San Francisco, CA, USA, pp. 4371-4374, 2004.

[15] J. R. Wolpaw, N. Birbaumer, D. J. McFarland, G. Pfurtscheller, T. M.Vaughan, "BCIs for communication and control," *J. Clinical Neurophysiology, Elsevier*, vol. 113, pp. 767-791, 2002.

[16] G. Leng, G. Prasad, T. M. McGinnity, "A New Approach to Generate a Self Organizing Fuzzy Neural Network," *Proceedings of IEEE Int. Conf. on Sys., Man and Cyber.*, Oct. 2002.

[17] C.-I. Hung, P.-L. Lee, Y.-T. Wu, H.-Y. Chen, L.-F. Chen, T.-C. Yeh, J.-C. Hsieh, "Recognition of Motor Imagery Electroencephalography Using Independent Component Analysis and Machine Classifiers", *Proceedings of the 12th International Conference in Central Europe on Computer Graphics, Visualization and Computer Vision'2004*, WSCG 2004, Plzen-Bory, Czech Republic, pp. 101-108, 2004. Seria ELECTRONICĂ și TELECOMUNICAȚII TRANSACTIONS on ELECTRONICS and COMMUNICATIONS

### Tom 51(65), Fascicola 1, 2006

### Data structures for industrial laser range sensors

Kay Böhnke<sup>1</sup>

Abstract – This paper describes the implementation of data structures based on data acquisition of active optical range sensors. At first, three available industrial laser sensors are introduced and compared exemplarily. Based on the raw data structure of these sensors an abstract data structure and the possibility of the evaluation of depth information are presented. Finally industrial applications are presented which are using the introduced data structure.

Keywords: laser range sensors, 3D models, data representations

#### I. INTRODUCTION

The evaluation of depth information from different sources is a very popular field of research in the data processing. Many lines of business and sciences, such as the automobile industry, medicine and physics are interested and involved in it. The difficulty consists in transferring point data sets to a reliable order so that it is possible to make evaluations over created surfaces.

Such datasets have a number of different sources: they range from a simple distance measuring system to complex 3D scanners for any-sized objects. These data structures could be used starting with simple counting tasks up to complex 3D registration and reconstruction algorithms of modern image processing [1][2].

This paper describes laser sensors in industrial environments which exist in different types of constructions. Especially laser sensors are introduced in detail in the following chapter. With the help of practically proven sensors a data structure for the representation in the computer is defined. It is easy to understand that these sensors are generating different types of information depending on manufacturer and on the functional principle. The next chapter describes usual operation modes of contactless optical sensors. Various laser sensors from industrial component suppliers will be evaluated to generate an abstract data model from their data acquisition methods.

#### II. Industrial Laser range sensors

Many different 3D Scanning sensors are presently existing in the market [3]. This selection consists of sensor devices usually used in the automation and robotic industry.

#### A. SICK LMS 400

The company Sick [4] is one of the world's leading producers of sensors for all sorts of industrial applications. The measuring principle of the LMS400 is based on the so called Time of Flight method with an additional phase difference analysis. The propagation time of the light and the used wavelength result in a phase shift between the beam sent and the beam received. This phase difference is converted into a frequency. The system determines the distance between the object and the zero point based on this frequency. The sensor is a 2D measuring system sending out and receiving laser beams in an angle of  $70^{\circ}$ .



Figure 1 Sick LMS200 measurement range [4]

The laser measuring system LMS 400 is based on the LMS 200 and was developed for close ranges up to 3 meters. The LMS 400 has a distance resolution of 1 millimeters at a maximum measuring distance of 3 meters. Additional remission values are also transmitted. The measured sensor data is provided to a PC via Ethernet.

Table 1 Sick LMS400 Technical Specifications [4]

| Measurement range (Z) | 700-3000 | mm  |
|-----------------------|----------|-----|
| Accuracy (Z)          | 1        | mm  |
| Measurement range (X) | < 70     | 0   |
| Sample Frequency      | 250 Hz   | 1/s |

<sup>&</sup>lt;sup>1</sup> VMT GmbH, Thaddenstr. 10, 69469 Weinheim, e-mail kay.boehnke@vmt-gmbh.com

The typical angular resolution at 250 Hz is  $0.1^{\circ}$ . Lower sample frequencies slow down the measurement process. The measurement range starts with at 700 millimeters and has a constant resolution of 1 millimeters over the complete measurement range [5]. At a maximum usage of the angular range of 70° the lowest angular resolution of  $0.1^{\circ}$  yields an area of 700 values (in X).

#### B. MEL M2D 75/30

The M2D from MEL [6] works according to the principle of triangulation. A pulsed laser diode and the line optics produce a laser line. The diffused reflecting light of the object is detected by a Charge-coupled Device array (CCD).



The object's different height contours cause a deviation of the laser line which is evaluated trigonometrically. The distance of the Z axis is allocated to the respective X position of the sampling point. The profile of the sensor profile can be achieved as a representation of Z(X).

| Table 2 MEL M2D 75/30 [6 | 5] |
|--------------------------|----|
|--------------------------|----|

| Measurement range (Z) | 90-165 | mm  |
|-----------------------|--------|-----|
| Accuracy (Z)          | 0.16   | mm  |
| Measurement range (X) | 30     | mm  |
| Sample Frequency      | 110    | 1/s |

At a measurement range of 30 millimeters (in X) the sensor 75/30 has a resolution of 0.1 millimeters. In the measurement range of 75-90 millimeters the resolution is 0.16 millimeters. The sensor works with a sample frequency of 55Hz in the full screen mode (566 lines) and 110Hz in the half resolution mode (283 lines).

#### C. MicroEpsilon ScanCONTROL 2800

The laser sensor ScanCONTROL 2800 from MicroEpsilon [7] uses the triangulation principle for the two-dimensional recording of profiles. A laser line is projected onto the object. High-quality optics maps the light of this diffusely reflected laser line to a Complementary Metal Oxide Semiconductor (CMOS) matrix. The controller calculates the distance information (Z axis) along the laser line (x-axis) and distributes both in a two-dimensional coordinate system. ScanCONTROL 2800 consists of a compact sensor and an intelligent controller which distributes the two-dimensional profile information and sends it via FireWire interface to the PC.

| Table 3 MicroEpsilon ScanCONTROL 2800 25X [7] |
|-----------------------------------------------|
|-----------------------------------------------|

| Measurement range (Z) | 62.5 - 87.5 | mm     |
|-----------------------|-------------|--------|
| Accuracy (Z)          | 0,01        | mm     |
| Measurement range (X) | 1000        | Points |
| Sample Frequency      | < 1000      | 1/s    |

Like other sensors the ScanCONTROL 2800 is able to work with higher speed and higher precision at a measurement range of 25 millimeters. The sensor resolution of 0.01 millimeters depends on the scan frequency. Test scans were taken with a resolution of 1000 points and 95Hz.

#### III. Sensor data acquisition

Depending on an industrial application of the sensors different measurement ranges have to be selected. Therefore a direct comparison of the properties is hardly possible. The choice of the measurement range rather plays a subordinate role for the data representation described in this paper. Distance sensors produce simple distance values representing the z coordinate of a Cartesian coordinate system in a fixed relation to the sensor. For a 2D laser range sensor the results are represented in the X Z plane.

The laser triangulation sensor M2D 75/30 of MEL delivers linearized data in x and z with values between 0 and 4095 (figure 2). The intensity value ranges from 0 to 254. These values have to be scaled depending on the sensor measurement range. The measurement range for MEL M2D 75/30 is defined for x values between -20 and 20 millimeters (end scan range is 40 millimeters) and for z values between 90 and 165 millimeters. The values are transferred directly into a coordinate system, which is shown in figure 3 based for X and Z in millimeters.



Figure 3 MEL M2D 75/30 laser scan

The Sick LMS400 uses the principle of phase shift (continuous wave). The packages with the measured values are transferred in an Ethernet telegram to a PC. The most important values of this telegram are the start angle (4 bytes) and 2 bytes for the angle step width. For every angle step the distance is encoded in 2 bytes. These distances have to be multiplied by the transferred scaling factor to scale the value to millimeter range. The remission values are transferred for every angle step to values between 0 and 255. The value of 255 correlates with a full reflection.

The linearized distance d is a result of this relation:

$$\mathbf{d} = d' \cos(\varphi_{Start} + \Delta \varphi) \tag{4}$$

In this way the test scans can be compared to other scans. A height profile of the Sick LMS400 is presented in figure 4.



Figure 4 Sick LMS400 laser scan

This profile was produced with an angular resolution of  $0.125^{\circ}$  for a scanning part of  $24^{\circ}$ . The distance measuring range starts at 0.7 meters and goes up to 3 meters. In this case the surface of a slightly deformed object has been scanned in a distance of approximately 1 meter.

Concerning the format of the data transmission the ScanCONTROL 2800 is not fundamentally different from the other sensors. A special byte array is transferred by Firewire and can be stored with a driver function. This byte array is predefined by a certain data structure (PURE\_PROFILE). The data structure consists of 4 bytes per scan value. The first 2 bytes contain the X value and the next 2 bytes the corresponding Z value (distance to X). This very similar order of the data can be visualized in an X-Z plane. In the figure 5 a laser scan of 1000 Points was scaled to the measurement range of 40 millimeters in order to compare it with the MEL M2D 75/30 scan.



Figure 5 MicroEpsilon ScanControll 2800 25X laser scan

All these sensors provide a scan profile in the X Z plane. With the help of a linear movement of the sensor in Y direction over an object three-dimensional data can be generated. Besides local information of the single scan points the intensity values could possibly help to identify properties of the surface. The intensity values of the point are often used for filtration of the point clouds and for the detection of faulty points. To increase the accuracy of the scans the measurement rates often have to be decreased. If possible, the distance between the object and the sensor has to be reduced.

#### IV. Data representation

A general range image consists of a simple net of points. The smallest part of a 3D scan is a scan point. This abstraction has the advantage that the representation of the sensor data is completely independent of the selected laser sensor. The most important advantage of laser range sensors is that the values of the Z axis can be directly equated with the distance (e.g. in millimeters). Additionally an intensity value can be assigned to every point of most sensors scaled between 0 an 1. Concerning the introduced 2D sensors the X values are given by the resolution and the provided measurement range. Results for every point in a height profile are defined in the following way:

$$P = (X, Y, Z, I)$$
. (5)

A scan point differs from a height profile only due to the missing Y coordinate. The missing information for the Y coordinate of a laser line can only be assigned with the help external sources like robot axis and incremental encoders. The intensity value of the unordered point clouds is often not included in the point representation (computer graphics). All introduced sensors always take complete height profiles. In the data structure this is reflected by a point list.

$$L = \{P1, P2, ..., Pn\}.$$
 (6)
The list of points sorted by X coordinate includes exactly the number of entries n according to the resolution of the sensor. It is possible to assign an Y value independently to every point. In the simplest case Y will increment if the sensor is orthogonally moved to the X Z plane. The movement in the Ydirection is possible with an independent resolution. In this case the Y coordinate is equal in the data structure for each laser line. A 3D range image is constructed with a sequential storage of laser lines. The range image

$$H = \{L1, L2, ..., Ln\}$$
 (7)

consists of a list of laser stripes ordered by the Y coordinate. Every range image is a list of laser lines, in which the number of laser lines is different. The data structure of a range image will contain an ordered point list, if the sensor is moved orthogonally in Y- direction.

There are well known data structures in the computer graphics sciences for 3d range images. The most general and often used data structure is the storage of unordered point clouds. The main goal of many algorithms in computer graphics is the reconstruction of surfaces from given point clouds. The data structure described above is a specialization of the generally used point cloud definition. For further interpretations also methods for unstructured point clouds can be used.

The data structures are implemented in objectoriented C++ classes. An Unified Modeling Language (UML) notation for this data structure is shown in diagram 6.



Figure 6 UML notification of the described data structure

Besides the described properties of a scan point it is for example possible to implement a filter function. With the help this filter function the point values can be checked with a threshold analysis in order to determine if this point is valid. Apart from this functions element operators are provided for comparisons between points, lines and surfaces (not included in the diagram). The laser lines contain a list of the points represented in the class "CLine". General functions are filtration, histogram creation, transformations, min/max and regression functions. Depending on application the class has the possibility to implement other methods. Concerning the parameterization of the laser line different interpolation methods can be implemented [16]. The implementation of the range images in the class "CSurface" also contains usual methods for the transformation and filtration mentioned above. The most common use cases are methods for surface reconstruction. There are several approaches like Delaunay triangulation [8], spline based algorithms which are used in different fields of application [16][10]. Also registration methods like the iterative closest points (ICP) algorithms [9] could be easily implemented.

#### V. Industrial Applications

The data representations for laser scans have the advantage that there are already ordered data structures existing which can be evaluated. Due to the stored intensity a point can be validated and verified with the help of a class method.

It is possible to develop different evaluations on a laser line. These line interpretations strongly depends on the application. Some applications in the industrial image processing were shown in this section. Many of them profit from the introduced data structure.

In the automobile industry robots are often used in the production lines. The precision of robots is mostly sufficient. But if the work piece has an alternating position, the process can not be permanently repeated. Usually the position of the work piece related to the robot position has to be determined very exactly. In order to solve this problem it is possible to use distance sensors providing characteristic points of the work piece. The line sensors recognize a laser line contour. With the help of this contour an edge point has to be extracted. This edge can be used to determine the position and orientation of the robot tool later on. The calculation of the edge coordinates based on regressions and contour extraction. In different range image applications many further methods belong to 2D Template Matching [11][12] [13]. Data structures for 3D surfaces arise from moving 2D sensors but also from 3D distance sensors [14]. Most applications [15] are using line sensors which are moved on external axes. An classic industrial application for laser range sensors is the measuring of volumes and geometries of (endless) production lines. In the automobile industry the geometry and volume of the sealing mass of car windows is checked with the help of laser range sensors, directly after they have been applied by the corresponding device. One example which uses the introduced data structure is shown in figure 7.



Figure 7 scanned sealing mass

During the scan the complete applied sealing mass is evaluated. With the help of a simple integration the volume of the applied mass is determined. A further application can be seen in figure 8.



Figure 8 3D scan of door joints

Single door joints are represented in a box. In this picture the grey value always corresponds to the direct distance between the objects and the sensor. In order to achieve this, the Sick LMS 400 was moved linearly with a robot. Based on this distance information the positions of the parts are determined by 3D matching with CAD models.

Another application for the ScanControl2800 can be seen in figure 9.



Figure 9 3D profile of tire identification

With the help of a three dimensional scan the identifications on a car tire shall be verified with character recognition. Due to the different illuminations and low height of the identification the reconnaissance is very difficult for a conventional image processing. The ScanControl2800 is suitable for this task, because high resolution is needed. For the evaluation the height information is converted to grey values comparable to figure 9. The grey scaled pictures are transmitted to known optical character recognition systems (OCR).

#### VI. Conclusion

Common laser range sensors as described above provide metric calibrated sensor data in a two dimensional measurement field. The introduced data structures in this paper were defined by this sensor data. The data structures are implemented hierarchically as classes in C++. It is important for industrial applications to make implementations of different evaluations very simple and useable; therefore the data representation has to be efficient too. The described data structures are used successfully in many applications and are more and more improved continuously.

#### REFERENCES

[1] P. Biber, W. Strasser, "nScan-Matching: Simultaneous Matching of Multiple Scans and Application to SLAM", *IEEE International Conference on Robotics and Automation*, 2006.

[2] I.-K. Lee, "Curve reconstruction from unorganized points" *Computer Aided Geometric Design*, *17*(2):161–177, 2000.

[3] W. Boehler, A. Marbs, "3D Scanning Instruments", Proceedings of The CIPA WG 6 International Workshop On Scanning For Cultural Heritage Recording, Greece, pp.9-12., 2002.

[4] Sick Sensor Intelligence, "Operation Instructions", Fig. 3: Principle of operation of the LMS400 laser measurement system, p.19, http://www.sick.com, 2006.

[5] F. Blais, J.-A. Beraldin, and S.F. El-Hakim, "Range Error Analysis of an Integrated Time-of-Flight, Triangulation, and Photogrammetry 3D Laser Scanning System" *SPIE Proceedings, AeroSense, Orlando, FL. April 24-28, Volume 4035. NRC 43649*, 2000.

[6] MEL Mikroelektronik GmbH, "Datasheet M2D Ethernet Sensor", *Mikroelektronik GmbH, Breslauer Str. 2, D–85386 Eching, Germany*, www.melsensor.de ,2006.

[7] MicroEpsilon Micro-Optronic Messtechnik GmbH: "LLT Dll-Interface description", *Micro-Optronic Messtechnik GmbH*, *Lessingstr. 14, 01465 Langebrück OT. Dresden*, <u>www.micro-epsilon.de</u>, 2006

[8] M. Gopi, S. Krishnan, C. Silva, "Surface reconstruction based on lower dimensional localized Delaunay triangulation", *Computer Graphics Forum 19(3):C467–C478*, 2000.

[9] P. Besl and N. McKay, "A method for registration of 3-d shapes", *IEEE Transactions on Pattern Analysis and Machine Intelligence*, 14(2):239–256, 1992.

[10] H. Hoppe, T. DeRose, T. Duchamp, J. McDonald, W. Stuetzle: "Surface reconstruction from unorganized points", *Computer Graphics*, 26, Nr. 2, 1992.

[11] F. Lu and E. Milios, "Robot pose estimation in unknown environments by matching 2d range scans", *In CVPR94, pages 935-938*, 1994.

[12]L. J. Latecki, R. Lakaemper, X. Sun, D. Wolter: "Building Polygonal Maps from Laser Range Data", *Int. Cognitive Robotics Workshop, Valencia, Spain*, 2004

[13] C. Baillard, C. Schmid, A. Zisserman, and A. Fitzgibbon, "Automatic line matching and 3D reconstruction of buildings from multiple views", *In ISPRS Conference on Automatic Extraction of GIS Objects from Digital Imagery, IAPRS Vol.32, Part 3-2W5, pages 69–80,* 1999.

[14] Weingarten, J., Gruener, G. and Siegwart, R, "A State-of-the-Art 3D Sensor for Robot Navigation". *Proceedings of IROS, Sendai*, 2004.

[15] Oliver Wulf, Bernardo Wagner "Fast 3D scanning methods for laser measurement systems" *Institute for Systems Engineering, University of Hannover, Germany*, 2003

[16] K. Rohr, H. S. Stiehl, R. Sprengel, W. Beil, T. M. Buzug, J. Weese, and M. H. Kuhn, "Point-based elastic registration of medical image data using approximating thin-plate splines," *in Visualization in Biomedical Computing (VBC'96), pp. 297–306*, 1996.

Seria ELECTRONICĂ și TELECOMUNICAȚII TRANSACTIONS on ELECTRONICS and COMMUNICATIONS

Tom 51(65), Fascicola 1, 2006

## **DEIC: Web-Based Materials to Teach Digital Electronics**

Gabriel Oltean<sup>1</sup>, Ioana Oltean<sup>2</sup>, and Sorin Hintea<sup>1</sup>

Abstract - The paper describes a Web-based Digital **Electronics Interactive Course (DEIC). DEIC transmits** knowledge to the students by means of static text, figures, tables, and by interactive simulation of some digital circuits. It also offers different kinds of interactive tests with prompt feedback for selfassessment. Students' surveys show that they found the software easy to use and felt it helped them improve their skills and understanding.

Keywords: computer-based learning, digital electronics, self-assessment, interactive simulation

## I. INTRODUCTION

In our days, technology is everywhere. Since the early days of computers, learning through computer-based environments has dramatically increased [1]. Students and teachers now expect their educational experience to include the use of current Web technologies and learning interactivity. Web-based engaging simulations, Web-based classrooms, and Web-based tools can provide a dramatic benefit for teaching and learning.

All this activities are possible since we have ubiquitous personal computers with Web access and Web browsers. We will be able to do better things, to provide students with deep learning; we will be able to move beyond the limitations of a traditional classroom since we have now access to learning opportunities such as:

- interactive course materials;
- simulations, multimedia, visualization;
- homework and quizzes.

In addition we can access this features any time and any place, since they involve site-independent learning (distance education) - through courses that are delivered largely or entirely online.

Deep learning may be facilitated by interactive simulation; static text-based information may serve as enrichment or preclass assignment; and a video-ondemand presentation could be а postclass reinforcement activity.

As this development becomes more of a reality, we will need to redefine existing educational pedagogy, commonly accepted learning theories, and the role of the professor, which have all driven our traditional

education delivery system. These changes will involve, among other things, a major shift in pedagogy from teacher-lectured-centered а environment to a learner-centered/learning-style environment [2].

In recent years, there have been important changes in education, both in terms of curriculum content (what is taught) and in the delivery of material (how it is taught) [1].

The prestigious IEEE Transactions on Education magazine devoted in 2005 a special issue on Web-Based Instruction containing no less than 25 papers.

A Web-based educational tool for digital signal processing tools is described in [1]. In addition, the paper presents an exploratory study about the improvement and validation of this tool. An adaptive testing system that generates tests for assessment that are tailored to each student appears in [3]. А discussion of the author's use of WebCT environment to deliver a sophomore Electric Circuit Theory Course to undergraduate students at the Texas A&M University, College Station campus is presented in [4]. The OASIS tool containing a large question database and server-side program that delivers questions, marks student responses provides prompt feedback, and records students' activities was developed and implemented in the University of Auckland, New Zeeland [5].

Textbooks had traditionally been the fundamental tools for the Digital Electronics course, so the learning process was somehow static and inefficient. The need was great for developing and delivering quality, up-to-date educational material based on new technology and associated pedagogical advantages, such as interactivity, enjoinment and instantaneous feedback.

The result of a collaborative work between the Bases of Electronics Department of the Technical University of Cluj-Napoca and the "Edmond Nicolau" Electrotehnic Group School of Cluj-Napoca, consists of a Web-based Digital Electronics Interactive Course - DEIC. DEIC transmits knowledge by means of static text, figures, tables and data sheets and by the possibility to simulate the operation principles of digital circuits. It also offers the self-assessment

<sup>&</sup>lt;sup>1</sup> Universitatea Tehnica, Catedra Bazele Electronicii, Str. C. Daicoviciu 15, 400020 Cluj-Napoca,

e-mail: Gabriel.Oltean@bel.utcluj.ro <sup>2</sup> Grup Scolar Electrotehnic, Catedra Tehnica, Str. Campului 22/2, Cluj-Napoca.

possibility; different types of tests that provide prompt feedback to the learners being available.

## II. DEIC – DIGITAL ELECTRONICS INTERACTIVE COURSE

The Digital Electronics Interactive Course (DEIC) has been designed using the HTML language and Java and JavaScript languages (Fig. 1). It can be run in an internet browser being adequate for use in traditional classrooms or in asynchronous and non-eyewitness active self learning courses to engage students in active reinforcement of the concepts acquired in class.



Fig. 1. The DEIC structure

## A. The DEIC content

The course deals with active and interactive study of logic gates, combinational circuits, and sequential circuits. The course Web page allows the instructor to make available all course-related materials in a very accessible way. Table 1 shows a synthesis of all materials and their available format. Some material is in .pdf format for easy downloading and printing.

In general, for each topic the learner can access the following materials: theoretical aspects, experiment, data sheets of the discussed integrated circuits, a number of proposed problems as assignment, test for knowledge reinforcement and/or self assessment, and working sheets.

The chapter of logic gates contains the following types of gates: OR, AND, NOT, NOR, NAND, and XOR. The decoders, multiplexers, demultiplexers, adders, and magnitude comparators are presented in the chapter of combinational circuits. The sequential circuits chapter treats the flip-flops (RS, JK, and D), counters, and registers.

Table 1

The theoretical aspects are introduced through the medium of static text, circuit symbols, truth tables,

waveforms, and datasheets. The learners are welcome to run attractive experiments by simulation. To facilitate the comprehension of the circuits operation, these experiments highlight the operating principle of the studied devices eliminating the details and second order effects. They are interactive applications: the mouse action on graphical element leads to modification in color of some graphical elements or in the appearance of new graphical elements.

A very useful tool in the learning process is the interactive assessment test. This kind of test is primarily appreciated for its prompt response on the correctness of the answers provided by the learner. The waiting time and the involvement of a teacher to check the answers, specific to traditional tests on paper are fully eliminated.

DEIC proposes a diversified spectrum of tests:

- closed evaluative questions and answers tests, specific to computer-based assessment [6]:
  - tests with multiple choosing items where the learner chooses a correct answer from the proposed ones for each question or utterance. Two versions are implemented in DEIC: 1) all items of the test are available scrolling the display, with the possibility to return to a previously solved item to change the initial answer, and 2) each item of the test is individually presented with no possibility to return to a previous item;
  - tests with alternating answers items containing statements that have to be appreciated as being true of false, with no possibility to return to a previous item;
- opened evaluative questions and answers tests:
  - filling gap tests; that kind of test being among the very few kind of tests that admits a quick and objective control.

## B. The graphical user interface

The graphical user interfaces of DEIC look like the one presented in Fig. 2. The title window allows the user to browse all the DEIC content, the window being present in all the application screens. For instance, the user can select one chapter to be studied. According to the selected chapter, the corresponding hyperlinks are displayed in the content window: subchapters, interactive tests, proposed exercises and problems, respectively working sheets (last ones only

|                           | Theor<br>asp | retical<br>ects | Experiment | Т   | est     | Prop<br>prob | osed<br>lems | Data | sheet | Working sheet |
|---------------------------|--------------|-----------------|------------|-----|---------|--------------|--------------|------|-------|---------------|
|                           | pdf          | html            | java       | pdf | Java/JS | pdf          | html         | pdf  | html  | pdf           |
| Logic gates               | Х            | Х               | Х          |     |         |              |              |      |       | Х             |
| Combinational<br>circuits | Х            | Х               | Х          | Х   | Х       | Х            | Х            | Х    | Х     | Х             |
| Sequential circuits       | Х            | Х               | Х          |     |         |              |              |      |       | Х             |



in .pdf format). The experiments, tests, and theoretical aspects are displayed in the main window.

#### C. A lesson in DEIC

For the illustration purpose we will present in the following the *RS* flip-flop lesson in the flip-flops chapter.

The lesson can be efficiently learned using its associated working sheet. In the case of *RS* flip-flop the learner is invited as a first step to study the theoretical aspects (circuit symbol, description of the operation, truth table), as one can see in Fig. 3.

At the second step, the learner has to fill in the working sheet with experimental results, obtained by simulating the behavior of a *RS* flip-flop. Fig. 4 shows



Fig. 3. The screen of the RS flip-flop lesson

the Java applet used for simulation. The R, S and T (clock) inputs are sensitive to the mouse action. The logic state of any input can be altered by a mouse click on the corresponding green circle. The current

logic state is written inside of that circle. For an efficient graphical communication, the yellow color is used to represent the *logic* 0 state, while the red color is used to represent the *logic* 1 state at the output. As a special case we used the mauve color at the output in the case when the forbidden state is present at the input (R=S=1).

According to the combination of logic states presented at the input, the output of the flip-flop keeps its previous logic state or changes its logic states (and implicitly the color of the graphical components representing the outputs) by clicking the T input. Simultaneously, some waveforms representing the time evolution of the inputs and output will be drawn



Fig.4. The window to simulate the RS flip-flop

in the same window (see Fig. 5). All these events happen synchronous with the action of a mouse click on the clock input (T), signifying the apparition of a

falling active edge of the clock signal. Each action on the T input is equivalent with a clock period.

| Experiment_RS                                               |
|-------------------------------------------------------------|
| <pre> S Q T T R Q Click the clock to see the changes </pre> |
| TRADUCTION                                                  |
| s                                                           |
| R                                                           |
|                                                             |
|                                                             |
| warning: Applet window                                      |

Fig. 5. Operation of the RS flip-flop. Waveforms.

The third step in the working sheet requires running the simulation and completing the waveforms at the Q output for specified inputs waveforms. The final step in the working sheet asks the learner for a text description of the *RS* flip-flop operation.

The features, the absolute maximum rating, the electrical characteristics, and the connection diagrams of the integrated circuits complete the picture on the real behavior of the circuits.

One proposed test for consolidation and deepening the knowledge is the one with multiple choosing items, containing 10 items. This test was implemented as a Java application. One single question is displayed on a certain time (Fig. 6.), the learner having the possibility to choose the correct answer. Once a question is solved and one passes to the next one there is no possibility to return to a previous question. To the end of the test, the number of correct answers is displayed. At every new running of the same test the



questions appears in a new random order.

Table 2

The DEIC proposes problems for the learners to be solved as homework in the traditional way, on paper. The proposed problems consist in closed and open answer tests [6]. Some items used for the closed answer test are similar with the items of the interactive tests and other ones are associative items. The open answer test contains primarily problems to be fully solved.

The knowledge accumulated by the learner by covering the available learning materials give to he or she the ability to solve practical applications.

#### III. EVALUATION OF THE DEIC

There is quite a short time since DEIC has been applied in the teaching activity to the "Edmond Nicolau" Electrotehnic Group School of Cluj-Napoca. Despite of this short period we were very interested in the opinion of the students about using DEIC in the instruction process. The survey results are encouraging. Table 2 presents the survey results. In addition, Fig. 7 shows a chart highlighting the agreement and disagreement for each item in the survey.

Most students (75%) found DEIC easy to use, while only 12% did not. The instant feedback was appreciated, with 50% agreeing or strongly agreeing with the statement "I like the instant performance feedback using DEIC". Furthermore, 56% agreed or strongly agreed with the statement "DEIC helped improve my skill level", while 69% agreed or strongly agreed with the statement "DEIC helps me to prepare for the assessments". The students appreciate (66%) the problems provided in DEIC as helping them to better understood the course material. The rate of using DEIC is not so high (34%), the reason being the short period since it is available for the teaching process. The survey results are also encouraging regarding the computer-based teaching style: 56% of the students consider that "It would be a good idea to have Web-based materials in other courses", while 26% disagree this teaching style. We are sure the appreciation of the students will strongly increase for the computer-based teaching style as they became more and more accustomed with it.



Student evaluation results for DEIC (Key: SD- Strongly Disagree, D-Disagree, N-Neutral, A-Agree, SA-Strongly Agree

process, taking into consideration that we tend to

| No. | Item                                                                                | SD<br>(%) | D<br>(%) | N<br>(%) | A<br>(%) | SA<br>(%) |
|-----|-------------------------------------------------------------------------------------|-----------|----------|----------|----------|-----------|
| 1   | DEIC is easy to use                                                                 | 9         | 3        | 13       | 66       | 9         |
| 2   | I often use DEIC                                                                    | 9         | 25       | 31       | 31       | 3         |
| 3   | DEIC helped improve my skill level                                                  | 3         | 13       | 28       | 31       | 25        |
| 4   | I am more confident about my learning after using DEIC                              | 9         | 9        | 31       | 38       | 13        |
| 5   | The problems provided in DEIC<br>helped me understand the course<br>material better | 6         | 13       | 16       | 50       | 16        |
| 6   | DEIC helps me to prepare for the assessments                                        | 3         | 9        | 19       | 47       | 22        |
| 7   | I like the instant performance feedback using DEIC                                  | 9         | 13       | 28       | 31       | 19        |
| 8   | It would be a good idea to have<br>Web-based materials in other<br>courses          | 13        | 13       | 19       | 28       | 28        |

### IV. CONCLUSIONS

A Web-based Interactive Course to teach digital electronics was presented in this paper. DEIC represents a computer-based, modern, and interactive didactical method. Through the means of theoretical aspects presentations, interactive simulations of digital circuits, and self-assessment tests this method assures the development and accumulation of the required competencies for the students.

DEIC benefits by a series of positive aspects. There is a high accessibility for all the course-related materials without any constraint regarding the time, place and staff. The cost for material dissemination is low in the conditions of existing infrastructure (computer network and internet access). The contents can be very easy and quickly updated at negligible costs. The method gives the students some pleasure for study, due to the opportunity to use the computer in all the learning stages. The self assessment tests are very well appreciated by the students for the opportunity to practice and learn from their mistakes without penalty or loss of face. Thus, students can practice each question until satisfied that they have mastered the particular skill, situation, or concept.

Another strong point is the possibility to simulate the behavior of the circuit individually, once and again, if it is the case. There is no need to be in the laboratory or to use expensive experimental setups and instrumentations. Let us remember here that the experiments are very important in the learning remember up to 90% of what we are doing in an active manner.

#### REFERENCES

[1] S. L. T. Marin, F. J. Barrero Garcia, R. M. Torres, S. G. Vazquez, A. J. L. Moreno, "Implementation of a Web-Based Educational Tool for Digital Signal Processing Teaching Using the Technological Acceptance Model", *IEEE Transactions on education*, vol.48, no.4, November 2005, pp.632;

[2] R. Reilly, "Guest Editorial Web-Based Instruction: Doing Things Better and Doing Better Things", *IEEE Transactions on education*, vol.48, no.4, November 2005, pp.565;

[3] E. Guzman, R. Conejo, "Self-Assessment in a feasible, Adaptive Web-Based Testing System", *IEEE Transactions on education*, vol.48, no.4, November 2005, pp.688;

[4] L. Palma, Rebeca F. Morriso, P. N. Enjeti, J. W. Howze, "Use of Web-Based Materials to Teach Electric Circuit Theory", *IEEE Transactions on education*, vol.48, no.4, November 2005, pp.729;

[5] R. Smaill, "The implementation and evaluation of OASIS: A Web-Based Learning and Assessment Tool for Large Classes", *IEEE Transactions on education*, vol.48, no.4, November 2005, pp.658;

[6] Mariana Pintilie, "*Metode moderne de învățare-evaluare*" Eurodidact Cluj-Napoca, 2002.

## Buletinul Științific al Universității "Politehnica" din Timișoara

Seria ELECTRONICĂ și TELECOMUNICAȚII TRANSACTIONS on ELECTRONICS and COMMUNICATIONS

Tom 51(65), Fascicola 1, 2006

## Determination of Error Probability Concerning the Study of Vibrations at the Rotary Knitting Machine with two Cylinders, of MATEC Type

Adriana Balta<sup>1</sup>, Horia Balta<sup>2</sup>, Adrian Chiriac<sup>1</sup>

Abstract – In the normal working of a knitting machine, defects appear in the fabric because of the uninterception of the yarn by the needle. Their causes, excluding the irreversible defects, are the mechanical or electrical shocks, vibrations etc.

In this paper it is presented a study about mechanical vibrations produced by the knitting machine Matec, with the purpose to estimate the probability of uninterception of the yarn by the knitting needle. There were considered a few of the main normal working regimes of the machine.

Keywords: knitting machine, mechanical vibrations, statistical analyze, error probability.

## I. INTRODUCTION

In the working of the knitting machines, it appears defects, which have an unknown or a random cause, difficult to prognosticate [1]. So, the necessity of repairing appears which means time consuming and sometimes, fabrication defects. The systems based on the detection of fabrication defects, basically consist in photoelectric cells, located close to the fabric, inside or at one side of the machine cylinder. With the help of a conveniently orientated lamp, these systems detect holes and dropped stitches. The systems used for the surveillance of defective knitting elements are normally optical or capacitive sensors, respectively, the shadow produced by the knitting element or the electric field variation produced by the elements, looking for broken needles, closed latches and broken sinkers. These systems are very effective and capable to detect, with high accuracy, the position of the defect, stopping immediately the knitting machine, thus reducing loss. Unfortunately, they do not give further information related to the knitting process and the cause of the defect. Furthermore, some abnormalities pass undetected [1].



Fig.1 Knitting machine MATEC-1 Silver

The aim of the paper is to estimate error probability, starting from the study of the machine vibrations. On the basis of the vibration statistics, it was estimated the chance of flaw appearance.

The equipment used was a circular knitting machine "MATEC-1 Silver", Fig.1, with a 3.75" cylinder diameter, gauge 18 (corresponding to a set of 216 needles) and one single feeder [2]. The machine is equipped with a roller type positive feeding system and the yarn speed can be adjusted by the means of a worm screw. A speed inverter, connected to the knitting machine motor, allows the adjustment of the cylinder speed with a coefficient of variation of 0.5 %. The most important pieces which work to obtain the fabric are presented in Fig.2. The knit needle (1) and slider (not presented for simplicity) pair is located in the channels of the two vertical cylinders (2), along their generatrix. The cylinders are rotated in trigonometric direction, with a speed which depends on the quality of the machine, fabric type, and quality of the yarn and stage in execution.

<sup>&</sup>lt;sup>1</sup> Facultatea de Mecanică, Departamentul Mecanică și Vibrații

M. Viteazu Nr. 1, 300223 Timişoara, e-mail <u>balta\_adriana@yahoo.com</u>; <u>chiriac@mec.utt.ro</u>

<sup>&</sup>lt;sup>2</sup> Facultatea de Electronică și Telecomunicații, Departamentul

Comunicații Bd. V. Pârvan Nr. 2, 300223 Timișoara, e-mail horia.balta@etc.utt.ro



Fig.2 The main elements which realize fabric

For the toes and hells of the sock fabric, the motion of cylinders is of swinging type. The stages of stitched forming are specific to the knitting with final loop. When the needles, due to the cylinder rotation, reach the cam level, these ones give to the needles a vertical motion, through the needle slider (Fig. 2). Through this vertical motion, the needles release the old loop and through yarn retention (4), form the new loop. The yarn of trick is delivered by the yarn roller (5).

A fabric defect appears when the needle, in its reverse motion, does not catch the yarn. The probable cause that was supposed is the moving off of the yarn roller, because of the mechanical vibrations of the machine [3]. In this paper it is proposed to estimate the chances that this moving-off between the yarn trajectory and the delivered yarn, to exceed the *d* needle opening, which is of 1.3 mm, Fig.3. The mechanical vibrations were measured on the slider, through the acquisition system – Fig.4 [4]. Using these values and supposition that the needle and the cylinder have not vibrations, namely the needle trajectory is rigorously correct, in the III<sup>-th</sup> paragraph, it was determinate the statistics of the yarn moving-off, due to the mechanical vibrations. Through that statistics, in the IV<sup>-th</sup> paragraph, it was determinate the error probability. In the paragraph V, some concluding remarks are made.



Fig. 4 Vibration aquisition system

## II. VIBRATION MEASURING SYSTEM

In Fig.4, it is presented the draft chart of the acquisition system [4]. It was used a piezoelectric accelerometer "Brüel&Kjaer 4391" which has a frequency band 5 Hz - 10 kHz and a sensitivity of  $1pC/(m/s^2)$  for a proper capacity, C=1100pF. The positioning of the accelerometer on the varn roller is made with a magnet. The signal, generated by the accelerometer is amplified with the preamplifier "Unipan 233-7" and the selective nanovoltmeter "Unipan 232-B" with amplifier role. The amplified signal is taken by PC through an acquisition board from National Instruments, type NI DAQ - 6016 [4]. The utilized sampling rate was of 10000 samples per second. The preamplifier "Unipan 233-7" has input impedance composed by a resistance of 100 M $\Omega$  and a capacity of 1.5 pF and the amplification is of 20 dB, equal to the nano-voltmeter amplification.

There were taken the vibrations values of the yarn roller (Fig.2), during the fabrication of a shock (welt, leg-zone, hell, foot, toe, set up, press off) [5].

In Fig. 5a and b, there is presented the acquired signal, corresponding to a block (10000 samples), during the welt fabric.

In its spectrum (Fig.5b), it distinguishes the spectral components. The dominant component has a frequency of 900Hz and is due to the impact between needles and cams. For example, considering a normal number of rotations of the cylinders, of 250 rot/min and 216 needles, it results a needle frequency of 900Hz. If the model imposes a rib fabric, than the periodicity is of 2 needles and it is obtained a frequency of 450Hz.



Fig.5 Example of measurement results

The diagrams c, d, e, f present a speed signal and its spectrum, respectively, the displacement signal and its spectrum [6].

To obtain the speed and displacement spectrum, it is utilized a high pass filter, in order to eliminate the very low parasite frequency components (because of some vices of the acquisition system).

#### IV. CALCULATION OF ERROR PROBABILITY

For the determination of the error probability, it was constructed the distribution of the displacement values of the yarn roller, in relation to the cylinders with needles, which were considered unvibrating [7]. In Fig.6a, it is presented the obtained distribution on the basis of the signal of Fig.5, as well as its approximation by a normal distribution (Gaussian) with a null average. It was considerate the appearance probability of a defect, if the yarn is not intercepted by the needle, in the case when the yarn displacement exceeds the d value, defined in the paragraph 1. In Fig.6b, it is represented the function

$$F(z) = 1-2\int_{0}^{z} p(x) dx = erfc\left(\frac{z}{\sqrt{2 \cdot \sigma^2}}\right), \qquad (1)$$

where p(x) represents the normal distribution, previously determined, F(z) represents the probability that, because of the yarn roller vibrations, to be positioned at the z distance to the rest position; than



Fig.6 Displacement statistic

| Table 1 |  |
|---------|--|
|---------|--|

| Working regime                        | Dispersion       | F(z)                     |
|---------------------------------------|------------------|--------------------------|
|                                       | $\sigma^2[mm^2]$ |                          |
| Starting moment for the knitting welt | 0.0505           | 7.2545·10 <sup>-9</sup>  |
| Stop of machine by the operator       | 0.1192           | $1.6632 \cdot 10^{-4}$   |
| Continuous working of machine (Fig.5) | 0.0330           | 8.2905·10 <sup>-13</sup> |

F(d) represents the probability that z>d, i.e. the appearance of a defect;  $\sigma^2$  is the dispersion of the values of displacement signal and erfc() is the error function.

In Table 1 there are presented, fore some phases from the working process of the knitting machine, the determined values of the dispersion  $\sigma^2$  and, respectively, the resulted values for the probability that a dropped sinker to exist.

### V. REMARKS

In this paper it was determined the probability of appearance of the defect of "dropped sinker" type, in the normal working of the knitting machine Silver Matec -1, due to the mechanical vibrations. In the determination of this probability, it was supposed that the needle trajectories are rigorously correct, the vibrating element being vibrating the yarn roller. It was supposed that the defect is exclusively due to the moving-off of the yarn and yarn roller in relation to the needle trajectory, so that the needle does not hold the yarn.

All measurements were made on the yarn roller with a piezoelectric accelerometer B&K4591. From the measured signal of acceleration, there were obtained, by calculus, the speed and displacement signals-Fig.5. By the statistic analysis of the displacement signal, it was determined the probability that the yarn to moving-off from the needle trajectory with a distance, bigger than the needle opening, fact which is considered as the apparition of a defect of "droppe stich" type.

The measurements were made in the normal regimes of working of the knitting machine (excluding the damage cases). The resulted probabilities are presented in Table 1. Apparently, the presented values are negligible. It must make some remarks. Firstly, these probabilities are giving for *a single sinker*. But, if this one appears at a product, the whole product is defect. So, the probability to appear to a product (in this case, a sock) is of *N* times bigger, where *N* represents the number of sliders for the whole product. For an ordinary sock, *N* has a value of  $10^{5}$ - $10^{6}$  order, depending on the thinness of the knitting machine and the product type and there is the possibility that these values to be bigger.

Another observation consist in the fact that in the determination of the displacement signal, it was utilized a filtration of high pass type, to remove the low frequency components. This filtration was necessary because, due to the imperfection of the acquisition system, the displacement signal, in the absence of this filtration, presents abnormally deviations. But, because of this way of processing of signal, it was also lost the information about the very low frequency components, which normally lead to much bigger values in displacement. (If a, v and s are acceleration, speed and, respectively, the displacement signals, harmonic of f frequency, than between their amplitude values, it exist the relation:  $A=2\cdot\pi f\cdot V, V=2\cdot\pi f\cdot S$ .). The determined values of the defect probability in Table 1 correspond to the average and high frequency spectrum, being able to be bigger in reality. It results that these ones are minimal values for the defect probability.

## REFERENCES

[1] Mario de ARAUJO, Andre CATARINO, Hu HONG, "Process Control for total Quality in Circular Knitting", *Autex Research Journal* Vol. 1, No. 1, 1999;

[2] MATEC SILVER NEW GENERATION, "Instruction manual", 2003

[3] M. GAFIȚANU., SP. CREȚU, B. DRĂGAN, "Diagnosticarea Vibroacustică a Maşinilor şi Utilajelor", Editura Tehnică Bucureşti, 1989

[4] NATIONAL INSTRUMENTS, "LabVIEW, Getting Started with LabVIEW", April 2003 *Edition, Part Number* 323427-01

[5] M. MATEESCU, "Tehnologia tricotajelor", Ed. Didactica si pedagogica, Bucuresti, 1970

[6] GH. SILAŞ.,"Mecanică, Vibrații Mecanice", Editura Didactică și Pedagogică, București, 1968

[7] M. GHINEA, V. FIRETEANU, "MATLAB, calcul numeric – grafica –aplicatii", *Ed. Teora*, 1995

Seria ELECTRONICĂ și TELECOMUNICAȚII TRANSACTIONS on ELECTRONICS and COMMUNICATIONS

Tom 51(65), Fascicola 1, 2006

## Embedded system for remote temperature sensor's net

Ing. Jiri Kotzian, Ph.D., Ing. Zdenek Slanina, Prof. Inf. Vilem Srovnal, CSc.<sup>1</sup>

Abstract – This paper describe solution of remote temperature measurement problem in two areas. First area is remote temperature measurement in prospecting holes on mine dumps to prevent risk of fire. Second area is remote temperature measurement in heat pump to prevent freeze of earth. The measuring system is using battery powered embedded system ensuring service time up to 12 months. Due good covering by signal in normal and demanding terrain the GSM communication system is used. The system has three options of sensor depending on temperature range and depth of boreholes.

Keywords: sensor's net, control technology, microprocessor control, remote control, monitoring

## I. INTRODUCTION

This time requirements of security and cost reducing involve observing some parameters of earth. The measurement has to be done on different places without power net. Each station has to be equipped with own power source. In case of battery using service time should more than one year. In this reason good power management should be used. In such large distributed measurement systems the wireless communication with remote objects which are the integral part of these systems should be used. In the large systems we can utilize, with advantage, the communication which will be provided by the GSM technique. Good covering by signal in case of GSM enables the building up of measuring and control systems where the communication can run also in the demanding terrain. For wireless data transmission the whole series of producers offer the sets of radiomodems enabling the wireless data transmission in mobile telephone networks which, in addition, enable the interconnection with Internet. In these networks the short message service SMS can be used where the short message contains the data being measured or the data service GPRS. The data transmission in the GPRS networks is paid according to the data volume transmitted and not according to the number or time of connection what is suitable especially for applications of remote distributed measurements or safety systems, in both cases in connection with the central dispatching. In case of the whole series of systems the often transmission of small data volumes is required.

Compared with the usual communication technologies this technology has the following advantages:

• The costs for the data transmission in the GPRS network or SMS are very low.

• Time for transmission of 500 Bytes including setting the connection makes 2 sec.

• Mobility, possibility to realize the application anywhere in the sphere covered by the GSM signal.

## II. SENSOR'S NET

The measurement data has to be collected from different places on the world or given area. Measurement places are often without any power source and with close or far distance from data destination. We can obtain large net of sensors – SENSOR'S NET. The sensor's net is configured from 1 to several measurement station (MS1... MSx) and one base station BS1. Each station is equipped with GSM modem. Maximal number of measurement station is limited by given GSM operator only.



Fig. 1. Example of two sensor's nets

## II. MEASURING SYSTEM

The embedded measuring system is composed of two main parts. The first part is the control one which is universal and, at the same time, it includes the power supply. The second part is the measuring one which depends on the application. This part can be changed in dependence on each application. At this time are developed three different measurement parts. Each variant differs with temperature range, distance from

<sup>&</sup>lt;sup>1</sup> VSB-TUO, Faculty of Electrical Engineering and Computer Science, Department of Measurement and Control,

<sup>17.</sup> listopadu 15, 708 33 Ostrava - Poruba, Czech Republic, e-mail : jiri.kotzian@vsb.cz

control part and maximum number of measuring points. For application "Measuring of temperatures in the prospecting holes" two different variants were developed, given in the flow sheet. Third variant was "Temperature application developed for the measurement in heat pump". Realized electronic control board supports all variants of measuring. The simple configuration of the embedded measuring system consists of the group of the temperature sensors, micro-controller, feeding part, GSM module and antenna as illustrated in the flow-sheet in the Figure 2.



Fig. 2. Flow-sheet of embedded measuring system with three types of sensing option

### III. CONTROL PART

The core of the control part is the 16-bits microcontroller Freescale HC12 (Kotzian and Srovnal, 2002a) which controls the GSM modem Siemens MC 35 with the help of the AT commands. The communication runs on the serial line RS 232. The specially adjusted antenna for horizontal location on the probe surface is connected to the GSM module. For ensuring of the universal character of the measuring system utilization anywhere in terrain the supply from 12 V accumulator of the type WP26-12 (12V/26Ah) was selected. For ensuring of low electrical power consumption and so the long-term service life of measuring system the following system of the feeding control was proposed. The system contains the back-up lithium battery which feeds the control of the source being connected and the RTC circuit for generation of the real time and alarms. The micro-controller controls the RTC circuit through the bus I2C. After programming of the next starting up of the embedded system, the micro-controller will interrupt supply of measuring part, GSM modem and itself. On this interrupt is cooperating the of the switched power supply control circuit. Herewith, the consumption of the whole system will be significantly reduced to several micro-amperes. The control part contains also the safety input which monitors the unauthorized handling with the probe, e.g. by opening the lid of the probe covering. The safety input is also bound on the circuit of the supply control enabling the immediate transition from the mode of the reduced supply.

Algorithm of the control part behaviour ensures the following functions:

• The regular activation of the microprocessor and GSM module in the selected measuring intervals and services.

• The measuring itself with the data transmission through GSM.

• Reception of control and configuration data from the dispatcher's working place.

• Immediate reporting of the alarm input.

• Immediate reporting of the decrease of the accumulator capacity and the back-up battery under the limit selected.

The programming of the embedded system for measuring and transmission of the data measured can be carried out either by the SMS service or GPRS. The microcontroller is programmed using CodeWarrior for Embedded Systems environment from Metrowerks. (Kotzian and Srovnal, 2002c)

The whole control system was proposed universally in such a way so that it with connection to microcontroller could be possible to utilize it also for other applications than the temperatures measuring in the application selected.

#### IV. MEASURING PART

The electronics measuring station has three possible solutions. The solutions differ by the limit of the maximally achieved operating temperature which is influenced by technological principle of sensing elements.

#### A. Variant 1. Semiconductor sensor

This variant respects the economic requirements. The low cost variant of the prospecting holes using semiconductor sensor SMT 160-30. The limit working range is up to 175°C (optimum limit of the working temperature makes 135°C). The financial saving is reflected in simplifying of the circuit solution of circuits for processing of the signal linked up on the implemented microcontroller Freescale HC12.



Fig. 3. Semiconductor sensor SMT 160-30

Thanks to the selection of intelligent (programmable) sensors with the output with the coded measuring values into the width modulation of the outgoing voltage signal this version is simplified by the circuits of the signal adjustment – filters, amplifiers, multiplexers, current sources. The outputs of single sensors are led directly on the digital inputs of microcontroller and the value of single sensors, thanks to the internal counters and program means of the microcontroller, is converted on the digit and, subsequently together with other data according to the selected program of values distribution, sent by the SMS service or GPRS for processing in the dispatching working place.

#### B. Variant 2. PT1000 sensor

The more economically demanding variant of measuring part, fully meeting the required range of temperatures measured, works with the sensors Pt1000 "Fig.4." The sensors are executed in the encasing in stainless steel tanks and silicon insulation line. This configuration resists the increased temperatures for a long time and respectively also the aggressive environment. The outputs of single sensors are led to the analogue multiplexer. The connection of multiplexer measuring channels is controlled by digital outputs of the micro-controller Freescale HC12. The single sensors are supplied by the current source. Thanks to the implemented circuit connection the affects of lines and connected circuits on measuring accuracy are removed. The signal from the multiplexer is amplified by the operating amplifier and connected to the internal A/D converter of the micro-controller. The program will convert the analogue value on digit and, subsequently together with other data according to the selected program of the value distribution, is sent by the SMS service or GPRS for processing into the dispatching working place.



Fig. 4. PT1000 Sensor

## C. Variant 3. Distributed sensors VRT485

This variant is suitable for temperature measurement in deep boreholes. Variant A and B are suitable for distance more than several meters or hundreds of meters. For measuring temperatures in deeps more than hundreds of meters it is necessary to process sensors data locally. Processed data are sending to control part using industrial bus. Variant 3 is collection of nodes connected to industrial bus standard RS485. Each node is equipped with two different semiconductor temperature sensors, heating resistor for temperature jump, microcontroller, communication interface, and power supply monitor. Maximal number of nodes is 32. Node is programmed using ISP (In system programming) connector. Block diagram is shown of figure 5.



Fig. 5. VRT485 Node with Sensors and heating



Fig. 6. Implementation of VRT485 Node

#### V. BASE STATION

The program equipment of the dispatching in the function of visualization working place was developed. The working place of dispatching is equipped with the computer PC and terminal Siemens MC35. The visualization application was carried out in the SCADA system Promotic. The majority of the GSM modules can communicate with the environment with the help of the RS232 interface. The module functions are controlled with the help of the AT commands, which can be entered directly in the text form, for instance with the help of HyperTerminal, which is an integral part of the accessories of the operating system Windows 95 and higher.



Fig. 7. User interface of Base station

## VI. APPLICATIONS AND RESULTS

This project has two main utilizations. First area is remote temperature measurement in prospecting holes on mine dumps to prevent risk of fire. Two systems with semiconductor sensor silicon was created and delivered to the customer. The customer was installed them in Ostrava region. Second type was installed on VŠB-TU University. This application makes remote temperature measurement in heat pump o prevent freeze of earth of new university hall. The test station of this type is on the figure 8. Pictures from installation are on figures 9 and 10.



Fig. 8. Test setup of Measuring station.



Fig. 9. Real installation of VRT485 bus of sensor



Fig. 10. Real VRT485 placing

#### VIII. CONCLUSION

This project solves the problem of remote measurement with battery supply with long service time. Within the project the embedded system for measuring station was developed. Base station and three variant of measuring part are supported now. Variants differ by the operating temperatures and measuring distance. Developed system was realised with all three measuring variants. Two variants of measuring were practically applied. Two systems with VRT485 measuring nodes were tested on university and two systems with semiconductors sensors were used by personal company in the Czech Republic.

#### VII. AKNOWLEDGEMENT

The work and the contribution were supported by the project Grant Agency of Czech Republic – 102/05/0467 Architectures of embedded system networks.

#### REFERENCES

[1] Kotzian J. and Srovnal V.(2002a): Methodology of Designing Embedded Control Systems. *In: Proceeding International IFAC Workshop PDS 2001. PERGAMON (Elsevier Science)* 2002,Great Britain, ISBN 0-08-044081 9, p.133-138

[2] Kotzian J.and SrovnalV.(2002b): Using Formal Methods for Designing Embedded Control Systems. *In: Proceeding International IEEE Workshop TC-ECBS and IFIP WG 10.1*(Lund, Sweden). University of Stirling 2002, Great Britain, ISBN 1-85769-169-5, p.77-84

[3] Kotzian J.and Srovnal V (2002c): Software Tools for Embedded Control Systems. *In: Proceeding 6th World Multiconference SCI* 2002. Orlando, Florida, USA, ISBN 980-07-8150-1, p.321-325 Seria ELECTRONICĂ și TELECOMUNICAȚII TRANSACTIONS on ELECTRONICS and COMMUNICATIONS

Tom 51(65), Fascicola 1, 2006

## Experimental results regarding the using of the UC3854 circuit for power factor correction in the drives with asynchronous motors

Adrian Schiop<sup>1</sup>, Viorel Popescu<sup>2</sup>

Abstract – In this paper are presented experimental results obtained by simulation, using PSpice model of the UC3854 circuit and the average model of the boost converter, and by measurements on experimental stand, regarding the manner in which the capacitor from voltage control loop affects the dynamic response of power factor circuit at voltage supply changes. Also, it was studied the manner in which the values of this capacitor affects the power factor and the total harmonic distortion factor. The efficiency of power factor circuit depending on output power and power factor modification depending on asynchronous motor speed were experimental determined.

Keywords: UC3854, boost converter, power factor

#### I. INTRODUCTION

The static frequency converters with dc voltage link used for asynchronous motors drives contain in their structure rectifiers for changing the ac voltage given by the utility grid into dc voltage. Once with the development and increasing the performances of the electronic equipments, new performances of rectifiers are required. As a result, modern rectifiers have many of the de-dc converters principle. The reason is the low power factor and unexpected current harmonics that appear in classical rectifiers.

In the first part of the paper is developed an average model for boost converter available both in continuous conduction mode CCM and in discontinuous conduction mode DCM, model which will be used for modeling and simulating the circuit for power factor correction using UC3854 as command circuit.

In the second part it is presented the way of modeling and simulating in PSpice for UC3854. To realize the power factor correction PFC circuit is necessary to simulate before with one of the programs for computer-aided design like Orcad, Protel, Caspoc etc. These programs must contain libraries with models for all the components that are in the electronic circuit that is simulated. So, to simulate the PFC circuit, to see how it works and its performances, is necessary to simulate the control circuit UC3854, as this is not in the libraries for simulation programs. In this part it was analyzed by simulation how the capacitor from voltage control loop influences: the dynamic response of PFC circuit to the modifying input voltage, power factor PF and total harmonic distortion THD factor. In the third part there are presented the laboratory

experimental results. It was experimental determined the efficiency to the PFC circuit regarding to output power and power factor regarding to the speed of asynchronous motor.

#### II. AVERAGE MODEL FOR BOOST CONVERTER

Because state-space averaging model for boost converter taking into account the working conditions, CCM or DCM, in the next will be developed an average model unchanging in time, valid regardless of working conditions.

For boost converter from Fig.1 the PWM switch formed by active switch S and the diode D changes his topology in time. In this way appears the idea to mediate only this element.



Fig.1. Circuit of the boost converter

In DCM, when S is open and through L passes current in time  $T_{off}$ , like in Fig.2, between points c and d is applying the output voltage  $V_0$ . When the current from L is breaking, D is blocking and between c and d is applying the rectified voltage  $V_g$  in time T-T<sub>on</sub>-T<sub>off</sub>. T<sub>on</sub> is switch S conduction time. The average value of

<sup>&</sup>lt;sup>1</sup> Universitatea din Oradea, Catedra de Electronică,

str. Universității, Nr.1, 410087, Oradea, Romania, e-mail aschiop@uoradea.ro

<sup>&</sup>lt;sup>2</sup> Universitatea Politehnica din Timişoara,

Facultatea de Electronică și Telecomunicații, Departamentul Electronica Aplicata,

Bd. V. Pârvan Nr. 2, 300223 Timișoara, Romania, e-mail viorel.popescu@etc.upt.ro

the voltage between c and d in time switching period T will be:

$$V_{cb,med} = V_0 D_{off} + V_g (1 - D_{on} - D_{off}), \quad (1)$$

where:  $D_{on}=T_{on}/T$ , and  $D_{off}=T_{off}/T$ . In CCM the last term of (1) will de zero. In Fig.2 is presented the wave shape of inductor current in DCM.



Fig. 2. Inductor current in discontinuous case

The average value of inductor current depending on peak current  $I_{pk}$  is [1]:

$$i_L = I_{pk}(D_{on} + D_{off})/2.$$
 (2)

The average value of diode current is [1]:

$$i_D = I_{pk} D_{off} / 2. \tag{3}$$

From (2) and (3) yields:

$$i_D = i_L D_{off} / (D_{on} + D_{off}). \tag{4}$$

Average model of the boost converter is obtained by (1) and (3). This model is presented in Fig.3 and it is valid regardless working mode CCM or DCM.





From [2], in DCM, i<sub>d</sub> is:

$$i_D = V_g D_{on} D_{off} T/2L.$$
(5)

The last two equations give:

$$D_{off} = (2i_L L/V_g D_{on} T) - D_{on}.$$
 (6)

In CCM:

$$D_{off} = 1 - D_{on}. \tag{7}$$

Because the average model of boost converter must be valid in DCM and CCM,  $D_{off}$  is choosing:

$$D_{off} = \min\{(2i_L L/V_g D_{on}T) - D_{on}, 1 - D_{on}\}.$$
 (8)

This model was implemented in PSpice using voltage source voltage controlled and current source voltage controlled. The duty factors  $D_{on}$  and  $D_{off}$  appear like voltages accordingly nodes  $D_{on}$  and  $D_{off}$  as can be shown in Fig. 4.



Fig. 4. PSpice representation of duty factor Don

Pspice implementation of average model for boost converter is presented in Fig. 5.



Fig. 5. PSpice implementation of average model for boost converter

In Fig. 6 are presented wave shapes for output voltage and current through inductance when is used average model and real model that contains the power transistor and the diode. As can we see, the wave shapes obtained using average model is mean values for real case. The simulation time for average model is ten times lower than for real case.



Fig. 6. Wave shapes for average model a) and for real model b)

#### III. PSPICE MODEL FOR UC3854

The UC3854 provides active power factor correction for power systems that otherwise would draw nonsinusoidal current from sinusoidal power lines. This device implements all the control functions necessary to build a power supply capable of optimally using available power-line current while minimizing linecurrent distortion. To do this, the UC3854 contains a voltage amplifier, an analog multiplier/divider, a current amplifier, and a fixed-frequency PWM. In addition, the UC3854 contains a power MOSFET compatible gate driver, 7.5V reference, load-enable comparator, low-supply detector, and over-current comparator. The UC3854 uses average current-mode control to accomplish fixed frequency current control with stability and low distortion. Unlike peak currentmode, average current control accurately maintains sinusoidal line current without slope compensation and with minimal response to noise transients.

For UC3854 will be implemented only principal blocks: multiplier-divider-square, current error amplifier, voltage error amplifier and PWM modulator.

PSpice model of multiplier, divider and squarer MDS is presented in Fig. 7.



Fig. 7. PSpice implementation of multiplier-divider-square block

MDS block keep the current loop gain constant [3]. This circuitry makes it possible to operate a boost PFC stage over a 3:1 input voltage range and still get excellent voltage loop bandwidth and fast response to

input voltage variations. The output of the voltage error amplifier V(vaout) is divided by the square of the average input voltage V(f) before it is multiplied by the rectified input signal I(V\_Iac). I(Gm) is output quantity of the MDS and it is given by [4]:

$$I(Gm) = I(V_ac) \cdot [V(vaout) - 1] / V(f)^2$$
(9)

Equation (9) is modeled with part GVALUE from Analog Behavioral Model ABM library.

Current error amplifier is a large bandwidth amplifier. Feedback loop part has been designed like in [5]. PSpice implementation of current error amplifier and Bode plots obtained by simulation are presented in Fig. 8 and Fig. 9.



Fig. 8. Current error amplifier

In flat zone of frequency characteristic of current error the zero corresponds to 12,38 kHz, while the pole to 141,18 kHz. The crossover frequency is 15,7 kHz and it is in the flat zone. The phase margin is  $46,2^{0}$ , being an acceptable value.



Fig. 9.a) Frequency characteristics for error amplifier b) transfer function in open loop

PSpice implementation of voltage error amplifier and its frequency characteristic are presented in Fig. 10 and Fig. 11.



Fig. 10. PSpice model of voltage error amplifier



Fig 11 Voltage error amplifier

The voltage control loop must be compensated for stability but because the bandwidth of the voltage loop is so small compared to the switching frequency the requirements for the voltage control loop are really driven by the need to keep the input distortion to a minimum rather than by stability. The bandwidth of the voltage control loop is determined by the amount of input distortion to be contributed by the output ripple voltage. If the output capacitor is small and the distortion must be low then the bandwidth of the loop will be low so that the ripple voltage will be sufficiently attenuated by the error amplifier. Transient response is a function of the loop bandwidth and the lower the bandwidth the slower the transient response and the greater the overshoot. The output capacitor may need to be large to have both fast

output transient response and low input current distortion.

Feedback loop part has been designed like in [3].

The crossover frequency is 19,14 Hz and phase margin is  $61^{\circ}$ , being an acceptable value.

PSpice model of PWM is presented in Fig.12. The PWM signal is obtained by comparison between a triangular signal and output of current error amplifier. For UC3854, the triangular signal has a minimal value  $V_{PP}$ = 1,1V and a maximal value  $V_{PP}$ =5,2V [4]. The relationship between output signal of PWM block  $V_{cauot}$  and duty factor  $D_{on}$  is given by [6].

$$D_{on} = (V_{caout} - V_{min})/V_{pp} \tag{10}$$



min(2\*I(L1)\*{Lin}/({Ts}\*v(red)\*V(Don)+0.1m)-V(Don),1-V(Don))

#### Fig.12. PWM modulator

PWM block was implemented in PSpice with voltage source ETABLE from ABM library. The voltage source EDoff is necessary because is work with average model of boost converter.

PSpice model of PFC circuit with UC3854 and average model of boost converter is presented in Fig.13.



Fig. 13. PSpice model of PFC circuit

Have been supposed that at time t=0,5 seconds the utility grid was changed from115V rms at 220V rms. As can be seen from Fig. 14a, the average value of output voltage V(out) remain constant round about 400V and input current I(G3) is in phase with input voltage V(LINE). It was studied how  $C_{vf}$  from voltage control loop influences the step response at changes of utility grid and distortions introduced in input current. Were analyzed the situations when  $C_{vf}$  is0,1nF, 47nF and 300nF. Have been observed that when values of  $C_{vf}$  arise, the distortions of input current decrease, because the gain of error amplifier decreases but, the time response is slower.







Fig 14b Dynamic response of PFC for 0,1nF, 47nF and 300nF

In Fig. 15 is presented THD and PF depending on  $C_{vf}$  values. A trade-off value of  $C_{vf}$  between small time response and high PF is  $C_{vf}$ =47nF.



#### IV. EXPERIMENTAL RESULTS

PFC circuit was designed for output power  $P_{out}$ =500W, input voltage  $V_{in}$ =220V and output voltage  $V_{out}$ =400V.

Wave shapes of acquisitioned signals and Fourier component depending on  $C_{vf}$  are presented in Fig. 16.



Fig. 16. Acquisition signal of input current and output voltage

Fourier components of input current obtained by acquisition and processed in Matlab are presented in Table1.

| $C_{\rm vf}$ | 47nF   | 0,1nF  | 300nF  |
|--------------|--------|--------|--------|
| harmonic no. |        |        |        |
| 1            | 1,8295 | 1.7922 | 0.9174 |
| 2            | 0.0001 | 0.0001 | 0.0397 |
| 3            | 0.0289 | 0.2359 | 0.0464 |
| 4            | 0      | 0      | 0.0076 |
| 5            | 0.0476 | 0.0234 | 0.0053 |
| 6            | 0.0001 | 0      | 0.004  |
| 7            | 0.0191 | 0.007  | 0.0656 |
| 8            | 0.0001 | 0      | 0.0025 |
| 9            | 0.0136 | 0.0082 | 0.0067 |
| 10           | 0.0001 | 0      | 0.0016 |
| PF           | 0.9980 | 0.9786 | 0.9984 |
| THD          | 0.0403 | 0.1367 | 0.0478 |

Table1 Fourier components of input current





Fig. 18. Power factor with and without PFC circuit

By using PFC circuit PF rises from about 0,46 to 0,98. The speed motor was modified by 50 rotation/min between 200 and 400 r/min where was observed a more rising of PF, and by 200 r/min between 400 and 3200r/min. PF rises with motor speed. This fact is explicated by raising the input current, so, sinusoidal reference voltage of UC3854 is closely follows.

#### V. CONCLUSIONS

As we said at the beginning, the major disadvantages of rectifying circuits is it the low power factor and the harmonic problems that appear being necessary the usage of PFC circuits. The PFC circuit used in simulating and experiments uses the average current mode control and is realized with Unitrode part UC3854. Before the practical realization of the PFC circuit it is recommended to simulate it first. For simulating the PFC functioning it is necessary to do a model for the control circuit. Has been implemented the average model of boost converter in PSpice environment using voltage controlled voltage source and voltage controlled current source. The duty cycles Don and Doff occur as voltage corresponding to the nods. The model shown has advantage, different than other models seen in the specific literature, that uses two controlled sources not four as the [1]. The wave shapes obtained with the average model represents the medium values of the wave shapes obtained in real model. As well, the simulation time when used the average model is ten times lower than when used real model.

It was made the PSpice model of control circuit for PFC. To realize UC3854 model it suggests a model which could be applied to a average model of boost converter. It will use parts from Analog Behavioral Model. In this case the simulation time will be lower.

It has been studied the way in which the values of capacitor in voltage regulation loop cause the modification of the PF and THD. The study was done through simulations and laboratory experiments, the results were very similar, confirming thus validity of the proposed and simulated model.

It has been determined the efficiency of PFC circuit and PF for different values of motor speed. The PF of asynchronous motor drives is substantially improved when using PFC circuit.

#### REFERENCES

[1] Y. Amran, F. Huliehel, S. Ben-Yaacov, "A Unified SPICE compatible average model of PWM converters", IEEE Transaction on Power Electronics, No. 6, pag. 585-594, 1991.

[2] V. Popescu, D. Lascu, D. Negoitescu., "Convertoare de putere în comutație. Aplicații", Editura de Vest, Timișoara, 1999.

[3] Todd P.,C., "UC3854 Controlled Power Factor Correction Circuit Design", Unitrode Corporation, Application Note U-134, 1999.

[4] "UC1854, UC2854, UC3854 High Power Factor Preregulator", Unitrode Corporation, 1999

[5] D. Lascu, "Tehnici și circuite de corecție activă a factorului de putere", Editura de Vest, Timișoara, 2004.

[6] V. Popescu, D. Lascu, D. Negoitescu, "Surse de alimentare în telecomunicații", Editura de Vest, Timișoara, 2002.

Seria ELECTRONICĂ și TELECOMUNICAȚII TRANSACTIONS on ELECTRONICS and COMMUNICATIONS

Tom 51(65), Fascicola 1, 2006

## Feedback control design for the image segmentation level in an image processing system

Danijela Ristić and Axel Gräser<sup>1</sup>

Abstract – Inclusion of closed-loop control to overcome the problems of traditional open-loop image processing is proposed. The basic principles and features of feedback control in image processing are illustrated by the example of the recognition of 3D characters on a metallic surface. The feedback control for improving the image segmentation and consequently the character recognition in an unevenly illuminated image is presented.

Keywords: image processing, character recognition, local thresholding, feedback control

## I. INTRODUCTION

The improvement of robustness and reliability of vision algorithms is a key issue in computer vision. A number of methods for robust image processing have been developed over recent decades [1]. Their common characteristic is development of vision algorithms with adaptive parameters in order to find the optimal parameters that can cope with the challenges of a particular real-world application. Most of those methods are open-loop so that they are characterised by the significant disadvantage that the low- and high- components of a vision system do not interact, which often leads to nonrobust performance under changing environmental conditions. Recently, a few closed-loop robust image processing systems have been published [2]. The basic idea is to take the output of high level processing and to use it as a feedback to influence the performance of the lower level image processing. Some of those systems consist of optimization algorithms [3] while some are characterized by usage of control techniques [4]. In contrast to Active Vision and Visual Servoing systems, which use the image processing to provide visual feedback information for closed-loop control [5], there are only a few publications dealing with the usage of control techniques in image processing [4][6]. The intention of this paper is to give an additional contribution to the topic.

The authors that have used classical and modern control techniques to solve image processing problems used them for improving the reliability of applied processing techniques. E.g. in [4] control ideas were used to improve sub-pixel analysis in pattern matching. In those publications the image quality is taken for granted. The assumption is that the image at the high level of an image processing system, usually concerning the object recognition, is of a quality good enough for successful feature extraction. In contrast, in this paper as well as in [6] the closed-loop control of image quality at different levels of image processing, including image acquisition, is considered. Namely, due to numerous external disturbances the images at different stages of processing, which are arranged sequentially starting from original (not-processed) image, are often of bad quality so image information is lost during the sequence of processing stages. By inclusion of feedback image quality control the high processing level is supported by reliable data from the lower levels of image processing. The idea behind this is that feedback has natural robustness against system uncertainty and ability to provide disturbance rejection, which is a fundamental concept in control theory [13]. The paper treats the full process of designing a feedback control system that consists of the following steps:

- 1. the selection of actuator and controlled variable,
- 2. the selection of a control structure,
- 3. controller design.

The paper is organized as follows. The key principle of the inclusion of feedback structures in image processing is given in Section II. Specifics, as well as the benefit of the closed-loop control in image processing, are discussed more detailed in Sections III and IV through the demonstration of results achieved for recognition of characters on metallic surfaces. Our feedback mechanism treats the image acquisition as the essential image processing step bearing in mind the influence of the quality of original image on the subsequent processing, which is different from other published results on feedback structures in image processing [2][7]. Besides the image acquisition control, aiming at improvement of the quality of original image, the inclusion of feedback control at the segmentation level of image processing is considered. The full process of designing the threshold adjustment closed-loop is presented in Section IV. The method based on independent

<sup>&</sup>lt;sup>1</sup> Institute of Automation, University of Bremen

Otto-Hahn-Allee 1, NW1/FB1, 28359 Bremen, Germany, {ristic, ag}@iat.uni-bremen.de

feedback control loops is suggested for the solution of the problem of character recognition in an unevenly illuminated image. The comparison of performance of proposed method of closed-loop parameter adjustment to the performance of traditional open-loop adaptive thresholding method is given in Section V.

## II. CLOSED-LOOP CONTROL IN IMAGE PROCESSING

In a traditional image processing system, processing steps are arranged sequentially as shown in Fig. 1. This arrangement causes a lot of problems. Most important is the unreliability due to the high sensitivity to imaging conditions. That is, due to numerous external influences like illumination conditions, imaging system and imaged objects characteristics, the original image is often of bad quality. If its imperfections are introduced in the standard sequential processing steps then the results of the subsequent steps become unreliable. Nevertheless, in many real-world applications vision engineers will accept the images as given and use traditional preprocessing methods to improve the image quality. This is time-consuming and the results are of low accuracy due to the image information loss during the image acquisition. A further factor is that traditional image processing systems are not flexible since the processing algorithms are mostly ad-hoc suffering from the subjective tuning of parameters. Later, together with the fact that the processing at lower levels is performed regardless of the requirements of the following steps, leads to lowrobustness of the overall system even in a case of reliable input image data. These problems of traditional open-loop image processing system can be overcome by the introduction of feedback structures at all levels of image processing as proposed in Fig. 1.



Fig. 1. Block-diagram of standard open-loop and closed-loop digital image processing

It is possible to include two types of closed-loops in a standard image processing system. The first one can be named *image acquisition closed-loop*. Here, the information from all subsequent stages of image processing may be used as feedback to control acquisition conditions (solid lines in Fig. 1). The aim is to provide a "good" image for the subsequent processing steps. The second type of closed-loop can be realized as the feedback between the quality of the image, representing the input of a higher processing level, and the parameters of image processing at lower level as represented with dashed lines in Fig. 1. This closed-loop adjusts parameters of the applied processing algorithm according to requirements of the subsequent image processing step and so can be named parameters adjustment closed-loop.

## A. The choice of actuator and controlled variables

The closed-loop control in image processing differs significantly from the usual industrial control, especially concerning the choice of actuator and controlled variables. Generally, the actuator variables are those that directly influence image characteristics. Hence, for the image acquisition closed-loop, depending on the application, the actuator variables can be camera's parameters or the illumination condition. For the second type of closed-loop the actuator variables are the parameters of applied processing algorithms (e.g. coefficients and size of filter masks). However, the choice of controlled variable is not a trivial problem. This variable has to be appropriate from the control as well as from the image processing point of view. From the image processing point of view, a feedback variable must be an appropriate measure of image quality. A basic requirement of the control is that the quality of the image has to be measured so that the control variables can be changed to optimize it and it should be possible to calculate it easily from the image.

The problem of identifying which image data are good or bad has become a serious issue in the vision community [8]. To answer the question "what is the image of good quality?" is quite a difficult problem since the image quality depends on the interpretation of the image context. If the image of a "top fashion model" is considered, a good image may hide some details like e.g. imperfect skin. For a surgical endoscope a good image is one showing the organ of interest in all details clearly for human interpretation. Besides, in the computer vision context the way in which the computer "sees" is of importance. Since the correct image understanding highly depends on the result of object recognition as last step in the processing steps chain (Fig. 1), it turns out that a "good" image is one on which the subsequent steps work well. Hence, the original image is suitable for further processing if it is not saturated. The resulting image of the preprocessing step is "good" if it has good contrast. The output image at segmentation level is "good" if the image areas corresponding to objects of interest are correctly segmented, etc.

The selection of actuator and controlled variables, known also as *input/output selection*, as well as the selection of control structure highly depends on the application. In the following, these selections representing the typical steps in the process of designing a control system is presented for the case of character recognition in industrial environment. The authors are of opinion that despite of application dependence, once a input/output pair is found and control system is designed the framework for the inclusion of proven error based control techniques in different image processing applications is provided.

# III. AN EXAMPLE: RECOGNITION OF CHARACTERS IN INDUSTRIAL ENVIRONMENT

Automated reading of human-readable characters, known as optical character recognition (OCR) [9], is one of the most difficult tasks for computer vision. Besides the common problems concerning the nature of text information to be recognized, in various industrial applications there are numerous specific challenges that should be met. In the automotive industry, that represents one of the most frequent and important application area of the OCR, there is a great variety of identification marks to be detected.



Scratched or embossed (Fig. 2) marks of work pieces, representing surface deformations, are required in many production processes as durable markings, resistant to subsequent processing. Because of their 3D structure, it is often difficult to illuminate, to segment and, consequently, to detect them. Usage of directional front lighting is a good way to visualize surface deformations since the characters appear bright in contrast due to the reflection from the characters edges [11]. Depending on the quality of the marking process, the depth of the characters on differently colored and processed surfaces can vary demanding a variable illumination even for the same characters due to different reflection conditions. Hence, to find the optimal illumination is of major significance for characters detection. To cope with the need for illumination adaptation the inclusion of feedback control in standard open-loop OCR system is suggested as presented in the following. This inclusion has been investigated within the experiment of imaging differently colored metallic plates with scratched characters on them in variable illumination conditions [10].

# A. Feedback structures for improvement of character recognition on metallic surfaces

We consider the classical structure of an OCR system [9] consisting of two sections: image acquisition and

image data processing. Processing consists of usual steps: segmentation of characters, their binarization, classification and recognition. The novel difference between our configuration and other traditional systems lies in the extension with two control loops as shown in Fig. 3. The idea behind is to provide a basis for the classification to be supported by reliable data from the lower levels of image processing.



Fig. 3. OCR system with included feedback control

A sequential arrangement of control loops has been chosen since the image acquisition closed-loop is necessary to provide the optimal illumination which yields the original image of "good" quality suitable for the subsequent segmentation. This closed-loop, realized as feedback between the quality of the original image and the illumination condition, as a crucial factor for the image acquisition, is described in details in [12]. In this paper, the emphasis is only on the threshold adjustment closed-loop realized as the feedback between the quality of binary edge-detected image and the threshold as a parameter determining the success of characters binarization at image segmentation level. Its control goal is to give a "good" image input for the classifier, i.e. the binary image containing the "full" clearly separated characters that resemble the characters used for the training of the classifier so that all can be recognized. The second closed-loop is initialized once the image of good contrast is achieved by the image acquisition closedloop.

## IV. THRESHOLD ADJUSTMENT CLOSED-LOOP

As shown in Fig. 3, the segmentation of characters consists of two image processing operations: edgedetection and thresholding. Bearing in mind that the image acquisition closed-loop provides original image of good quality, the assumption that the edges of characters are correctly segmented by chosen Sobel filter [11] can be taken for granted. Hence, the eventual success or failure of subsequent characters classification highly depends on the thresholding step. Thresholding is an image point operation which produces a binary image from a gray scale image (in our system from the gray scale edge-detected image). Too high threshold yields a very small number of black pixels and so, in the case of white background and black characters, leads to loss of information on characters to be detected. In contrast, a low threshold yields a large number of black pixels giving noisy characters. That is why the adequate determination of the threshold and its adaptation to environmental changes is of major importance for character recognition. Since it is very difficult to estimate what is optimal threshold without any feedback information on the result of image binarization, thresholding in

standard open-loop image processing gives often poor results. To determine the threshold providing a binary image with maximum information on characters it is suggested to apply the proven error based control techniques by the closed-loop shown in Fig. 4.



#### *A.* The selection of actuator and controlled variable

In the proposed closed-loop image segmentation system the threshold value, as parameter determining the quality of binary image, is considered as the actuator variable. The more compact are black pixels that form the characters to be recognized, the binary image is of better quality. Hence, the measure of connectivity of black pixels in text area is naturally imposed as controlled variable. We introduce the twodimensional (2D) entropy as a connectivity measure:

$$S = -\sum_{i=0}^{8} p_{(0,i)} \log_2 p_{(0,i)} , \qquad (1)$$

where  $p_{(0,i)}$  is the estimate of the probability of occurrence of a pair (0,i) representing the black pixel surrounded with *i* black pixels ( $i \in [0,8]$  for the 8-pixel neighbourhood).

Figures 5(a) and 5(b) show respectively the images of the "good" numerical character "2" and the "broken" one with the corresponding histograms of distribution of pairs (0,i) found in the characters images.



Fig. 5. "Full" (a) and "broken" (b) numerical character "2" with corresponding histograms of distribution of pairs (0,*i*)

Obviously, histogram of the "full" character is narrow in contrast to histogram of the "broken" one. This is an expected result since the number of different pairs (0,i) in the image of "good" character is smaller than in the image of "noised" one, but the estimate  $p_{(0,i)}$  is larger. Since a random variable X with a large probability of being observed has a very small degree of information  $-\log p(X)$ , according to (1) the 2D entropy of a "good" character is to be quite smaller than the 2D entropy of a "broken" character. The results 1.066 and 2.775, for shown "full" and "broken" character respectively, confirm the previous statement. This provides a basis for the use of 2D entropy as a measure of the quality of a binary image containing the characters to be detected.



Fig. 6. 2D entropy of text area vs. threshold value

Fig. 6 shows the changing of 2D entropy of text area in binary image with changing of the threshold value. Evidently, 2D entropy of text area is *sensitive* to the chosen control variable across the available operating range. Also, it is obvious that there is *one-to-one steady state mapping* between these two variables and that it is possible to achieve the *global minimum* of *S* by changing the threshold. The satisfied prerequisites for successful control action prove the pair "threshold – 2D entropy of text in binary image" as a good pair "actuator variable - controlled variable". The idea behind is to drive the actual 2D entropy to the reference value and so to achieve a binary image suitable for recognition.

### B. Choice of the control structure

Even though smaller 2D entropy means better quality of text to be recognized, the global threshold corresponding to minimal 2D entropy of whole text area will not yield good recognition result. As it was said in Section III, the considered metallic plates were illuminated using point lighting in order to detect the characters edges. The drawback is an unevenly illuminated image. Due to that, the regions of interest (ROIs) in image (in our case 4 text regions) are of different brightness. Hence, the global optimal threshold is not necessarily the optimal threshold for the particular region when consider the number of recognized characters. The 2D entropies of all ROIs in considered image of metallic plate, with 4 strings of scratched characters on it, that correspond to global i.e. to optimal local thresholds are shown in Table 1.

|                               | ROI1  | ROI2  | ROI3  | ROI4  |
|-------------------------------|-------|-------|-------|-------|
| Global<br>threshold           | 38    | 38    | 38    | 38    |
| 2D entropy                    | 2.280 | 2.492 | 2.383 | 2.416 |
| Optimal<br>local<br>threshold | 38    | 20    | 34    | 26    |
| 2D entropy                    | 2.280 | 2.284 | 2.339 | 2.156 |

The solution of the problem of global thresholding is to perform so-called local adaptive thresholding. The assumption behind this is that smaller image regions are more likely to have approximately uniform illumination, thus being more suitable for the thresholding. In the literature there are different local adaptive thresholding methods which basically divide an image into an array of subimages and then find the optimum threshold for each subimage by investigating its histogram [14]. Those methods are open-loop and so suffer from all problems of standard open-loop image processing mentioned in Section II. To overcome those problems we propose the feedback control structure consisting of four independent control loops as shown in Fig. 7. The idea behind is to drive separately the actual 2D entropy in each ROI  $(y_i, i = 1,..,4)$  to the given reference value  $(r_i, i = 1,..,4)$  and so to achieve a binary image with all text regions suitable for recognition.



Fig. 7. Feedback control of local image thresholding

#### C. Controller design

The design of proposed control system involves two steps:

- 1. the choice of input/output pairings
- 2. the design (tuning) of each controller  $C_i$ .

In each individual loop the pair "threshold - 2D entropy of text in ROI" is chosen as appropriate "actuator variable  $u_i$  – controlled variable  $y_i$ " pair. The justification of this choice has been discussed in the previous section. In the following, the second step of feedback control system design is shortly presented.

The difficulty of suggested control system lies in the tuning of parameters of each controller  $C_i$  (here i = 1,...,4). This difficulty is emphasised in an image processing system bearing in mind that the main goal of inclusion of closed-loop control is to avoid "trial and error" tuning of many image processing parameters. Hence, the control design objective was to minimize the tuning problem subject to the achievement of accuracy and stability specifications in the face of uncertainty. Therefore the PI controllers with the same proportional Kp and integral Ki gain for each individual loop have been considered. The controller parameters Kp = 10 and Ki = 40 were chosen based on the closed-loop responses shown in Fig. 8. The control objective is to achieve as small as possible settling time subject to stability specification of all four individual control loops.

#### V. COMPARISON WITH THE TRADITIONAL OPEN-LOOP LOCAL THRESHOLDING

The result of comparison the performance of proposed closed-loop control based local thresholding method with the performances of a traditional adaptive thresholding method is given in Table 2. This traditional method is based on one-dimensional (1D) histogram entropy representing the measure of image information [15]. In contrast to our method, which uses feedback information on quality of ROI in binary image to adjust the local threshold, this method presents a "feedforward action". The 1D entropies of the background and foreground of the ROI in gray level image to be thresholded (in our system edgedetected image) are calculated. Then the threshold which corresponds to the maximum of the sum of background and foreground entropies is determined as the optimal threshold. The abbreviations T and 2DE in Table 2 are used for threshold and 2D entropy of text in individual ROI, respectively.

| Table 2 |  |
|---------|--|
|---------|--|

| Local<br>Thresholding |     | ROI1  | ROI2  | ROI3  | ROI4  |
|-----------------------|-----|-------|-------|-------|-------|
| Open-                 | Т   | 70    | 50    | 73    | 55    |
| loop                  | 2DE | 2.512 | 2.590 | 2.635 | 2.710 |
| Closed-               | Т   | 38    | 20    | 34    | 26    |
| loop                  | 2DE | 2.280 | 2.284 | 2.339 | 2.156 |

Obviously the value of 2D entropy of text in each ROI in binary image obtained by proposed closed-loop method is lower then one obtained by conventional open-loop thresholding. Moreover, as a result of PI control action, the achieved values using feedback control are given set points for 2D entropies of each ROI. Consequently, the result of character recognition using proposed method is better than the recognition result using open-loop local thresholding as shown in Fig. 9 for the case of numerical characters 2, 3 and 4.



Fig. 9. Character recognition result achieved with the OCR system with closed-loop (a) open-loop (b) thresholding



Fig. 8. Closed-loop responses of four ROIs in binary image

### VI. CONCLUSIONS

In this paper the idea of inclusion of closed-loop control techniques to improve the robustness and reliability of image processing is discussed. Control of image quality at different processing levels with the emphasis on image segmentation level is considered. The full process of designing the feedback control for solving the problem of character recognition in an unevenly illuminated image is presented. Shown experimental results confirm benefit of the using of feedback information on the quality of binary image to adjust threshold yielding reliable character recognition.

#### REFERENCES

[1] F. Mokhtarian, R. Suomela, "Robust Image Corner Detection Through Curvature Scale Space", *In Proc. of the British Machine Vision Conference BMVC'01*, September 2001.

[2] J. Peng, B. Bhanu, "Closed-Loop Object Recognition Using Reinforcement Learning", *IEEE Transactions on Pattern Analysis* and Machine Intelligence, Vol. 20, No. 2, February 1998.

[3] B. Bhanu, S. Lee, *Genetic Learning for Adaptive Image Segmentation*, Kluwer Academic Publisher, 1994.

[4] D. Nair, et al., "Control Strategies and Image Processing", *Proc.* of the 7th International Symposium on Signal Processing and its Applications, 2003, pp. 557-560.

[5] P. Corke, Visual control of robots: high performance visual servoing, Taunton, Wiley, 1996.
[6] D. Ristić, I. Volosyak and A. Gräser, "Feedback Control in

[6] D. Ristić, I. Volosyak and A. Gräser, "Feedback Control in Image Processing", *atp international-automation technology in practice*, No.1/2005, 2005, pp. 61-70.
[7] M. Mirmehdi, et al., "Feedback Control Strategies for Object

[7] M. Mirmehdi, et al., "Feedback Control Strategies for Object Recognition", *IEEE Transactions on Image Processing*, Vol. 8, No. 8, 1999, pp. 1084-1101.

[8] J. A. Marchant, "Testing a measure of image quality for acquisition control", *Image and Vision Computing*, No. 20, 2002.

[9] S. Mori, H. Nishida, H. Yamada, *Optical Character Recognition*, John Wiley & Sons, 1999.

[10] A. Gräser, O. Ivlev, D. Ristić, "First Experiences with Feedback Structures in Image Processing", *Proc. 24. Colloquium of Automation*, Salzhausen, Germany, 2002, pp. 98-109.

[11] C. Demant, et al., *Industrial Image Processing-Visual Quality* Control in Manufacturing, Springer-Verlag Heidelberg, 1999.

[12] D. Ristić and A. Gräser, "Image Processing and Control", VIII Triennial International SAUM Conference on Systems, Automatic Control and Measurements, Belgrade, Serbia, 2004, pp. 170-177.

[13] K. J. Astrom, *PID controllers: theory, design and tuning*, Instrument Society of America, 1995.

[14] http://homepages.inf.ed.ac.uk/rbf/HIPR2/

[15] M. Sezgin, B. Sankur, "Survey over image thresholding techniques and quantitative performance evaluation", *Journal of Electronic Imaging* 13(1), January 2004, pp. 146-165.

Seria ELECTRONICĂ și TELECOMUNICAȚII TRANSACTIONS on ELECTRONICS and COMMUNICATIONS

Tom 51(65), Fascicola 1, 2006

## **Fuzzy Sliding Mode Decoupling Controller Design Based on Indirect Field Orientation for Induction Motor Drive**

I. K. Bousserhane<sup>1</sup>, A. Hazzab<sup>1</sup>, M. Rahli<sup>2</sup>, B. Mazari<sup>2</sup> and M. Kamli<sup>2</sup>

Abstract - In this paper, the design of a speed control scheme based on total fuzzy-sliding mode control for indirect field-orientated induction motor (IM) is proposed. In this scheme, the motor speed is controlled by fuzzy sliding mode controller, in which the fuzzy logic controller replaces the discontinuous part of the classical SMC law  $(k \cdot sign(s))$ . The proposed fuzzy sliding mode control operation can reduce the dependence on the motor parameters and disturbance uncertainties. The decoupling scheme uses two fuzzy sliding mode controllers to regulate the *d*-axis and *q*-axis stator currents respectively. This new current controller exhibits several advantages such as fast dynamic response, perfect decoupling and robustness to parameter variations. Finally, the effectiveness of the complete proposed control scheme is verified by numerical simulation. The numerical validation results of the proposed scheme have presented good performances compared to the classical sliding mode control.

Keywords: induction motor, vector control, decoupling, sliding mode control and fuzzy sliding mode.

## I. INTRODUCTION

Nowadays, like a consequence of the important progress in the power electronics and of microcomputing, the control of the AC electric machines known a considerable development and a possibility of the real time implantation applications. AC motors, especially, the induction motor (IM), enjoy several inherent advantages, like simplicity, reliability, low cost, and almost maintenance-free electrical drives [1]. However, for high dynamic performance industrial applications, their control remains a challenging problem because they exhibit significant nonlinearities, and many of the parameters, mainly the rotor resistance, vary with the operating conditions. On the other hand and during numerous decades, the machine with direct current (DC) machine constituted the only electromechanical source of variable speed applications because of its ease of control, where torque and flux are naturally decoupled and can be controlled independently by the torque producing current and the flux producing current [1, 2, 3].

The field-oriented control technique has been widely used in industry for high-performance IM drive [2, 3], where the knowledge of synchronous angular velocity is often necessary in the phase transformation for achieving the favourable decoupling control between motor torque and rotor flux as for a separately excited DC machine. This control strategy can provide the same performance as achieved from a separately excited DC machine [3, 4]. This technique can be performed by two basic methods: direct vector control and indirect vector control. Both DFO and IFO solutions have been implemented in industrial drives demonstrating performances suitable for a wide of technological applications. spectrum This stimulated a significant research activity to develop IM vector control algorithms using nonlinear control theory in order to improve performances, achieving speed (or torque) and flux tracking, or to give a theoretical justification of the existing solutions [2, 3]. Sliding mode control theory, due to its order reduction, disturbance rejection, strong robustness and simple implementation by means of power converter, is one of the prospective control methodologies for electrical machines[5, 6]. The feature of sliding mode control system is that the controller is switched between tow distinct control structures. In general, the design of variable structure controller generally consists of two steps, which are hitting and sliding phases [5]. First, the system is directed towards a switching surface by a feedback control law, the sliding mode occurs. When the system states enter the sliding mode, the dynamic of the system are determined by the choice of sliding surface. The mentioned situations are independent of parametric uncertainties and load disturbances. Hence, SMC has been employed to the position and speed control of AC machines. But because of the non-continuous switch feature of SMC, the chattering can occur in the control system [5, 6]. In order to reduce or overcome the system chattering, researches have proposed the fuzzy control design methods based on the slidingmode control scheme [7, 8, 9]. These controllers are referred to as fuzzy sliding-mode controllers (FSMC).

<sup>&</sup>lt;sup>1</sup>UniversityCenter of Bechar, Electrical Engineering Deaprtement,

B.P. 417 Bechar, Algeria, e-mails: bou\_isma@yahoo.fr, a\_hazzab@yahoo.fr

<sup>&</sup>lt;sup>2</sup>University of Science and Technology of Oran, B.P 1523 ElM'naouer(31000), Algeria, Oran,

rahlim@yahoo.fr, mazari\_dz@yahoo.fr, kamli\_mk@yahoo.com.

Since only one variable is defined as the fuzzy input variable, the main advantage of the FSMC system is that the fuzzy rules can be reduced.

In this paper, a fuzzy sliding mode decoupling controller which combines the merits of the sliding mode control and the fuzzy inference mechanism is proposed. In addition, an outer-loop speed controller that employs fuzzy sliding mode control is derived. In this scheme, a fuzzy sliding mode controllers are investigated, in which the fuzzy logic system is used to replace the discontinuous control action  $(k \cdot sign(s))$  of the classical SMC law. The reminder of this paper is organized as follows. Section II reviews the principle of the indirect field-oriented control (FOC) of induction motor. Section III shows the development of sliding mode controllers design for IM control. The proposed fuzzy sliding mode control scheme is presented in section IV. Section V gives some simulation results. Finally, some conclusions are drawn in section VI

# II. INDIRECT FIELD-ORIENTED CONTROL OF THE IM

The dynamic model of three-phase, Y-connected induction motor can be expressed in the d-q synchronously rotating frame as [1, 2, 3]:

$$\begin{split} & \left| \frac{di_{ds}}{dt} = \frac{1}{\sigma . L_s} \left( - \left( R_s + \left( \frac{L_m}{L_r} \right)^2 . R_r \right) i_{ds} + \sigma . L_s . \omega_e i_{qs} + \frac{L_m . R_r}{L_r^2} . \phi_{dr} + \frac{L_m}{L_r} \phi_{qr} . \omega_r + V_{ds} \right) \right. \\ & \left. \frac{di_{qs}}{dt} = \frac{1}{\sigma . L_s} \left( - \sigma . L_s . \omega_e i_{ds} - \left( R_s + \left( \frac{L_m}{L_r} \right)^2 . R_r \right) i_{qs} - \frac{L_m}{L_r} \phi_{dr} . \omega_r + \frac{L_m . R_r}{L_r^2} . \phi_{qr} + V_{qs} \right) \right. \\ & \left. \frac{d\phi_{dr}}{dt} = \frac{L_m . R_r}{L_r} i_{ds} - \frac{R_r}{L_r} . \phi_{dr} + \left( \omega_e - \omega_r \right) \phi_{dr} \right. \\ & \left. \frac{d\phi_{qr}}{dt} = \frac{L_m . R_r}{L_r} i_{qs} - \left( \omega_e - \omega_r \right) \phi_{dr} - \frac{R_r}{L_r} \phi_{qr} \\ & \left. \frac{d\omega_r}{dt} = \frac{3}{2} \frac{P^2 . L_m}{L_r J} . \left( i_{qs} . \phi_{dr} - i_{ds} . \phi_{qr} \right) - \frac{f_c}{J} . \omega_r - \frac{P}{J} . T_l \end{split}$$

(1)

Where  $\sigma$  is the coefficient of dispersion and is given by (2):

$$\sigma = 1 - \frac{L_m^2}{L_s L_r} \tag{2}$$

 $L_s$ ,  $L_r$ ,  $L_m$  stator, rotor and mutual inductances;

 $R_s$ ,  $R_r$  stator and rotor resistances;

$$\omega_e$$
,  $\omega_r$  electrical and rotor angular frequency;

$$\omega_{sl}$$
 slip frequency  $(\omega_e - \omega_r)$ ;

$$au_r$$
 rotor time constant  $(L_r/R_r)$ ;

*P* pole pairs

The main objective of the vector control of induction motors is, as in DC machines, to independently control the torque and the flux; this is done by using a d-q rotating reference frame synchronously with the rotor flux space vector [2, 3]. In ideally field-oriented control, the rotor flux linkage axis is forced to align with the d-axes, and it follows that [3, 4, 12]:

$$\phi_{rq} = \frac{d\phi_{rq}}{dt} = 0 \tag{3}$$

$$\phi_{rd} = \phi_r = cons \tan t \tag{4}$$

Applying the result of (3) and (4), namely fieldoriented control, the torque equation become analogous to the DC machine and can be described as follows:

$$T_e = \frac{3}{2} \frac{p \cdot L_m}{L_r} \cdot \phi_r \cdot i_{qs}$$
<sup>(5)</sup>

And the slip frequency can be given as follow:

$$\omega_{sl} = \frac{1}{\tau_r} \frac{i_{qs}^*}{i_{ds}^*} \tag{6}$$

Consequently, the dynamic equations (1) yield:

$$\frac{di_{ds}}{dt} = -\left(\frac{R_s}{\sigma L_s} + \frac{1-\sigma}{\sigma \tau_r}\right)i_{ds} + \omega_e i_{qs} + \frac{L_m}{\sigma L_s L_r \tau_r}\phi_{rd} + \frac{1}{\sigma L_s}V_{ds}(7)$$

$$\frac{di_{qs}}{dt} = -\left(\frac{R_s}{\sigma L_s} + \frac{1-\sigma}{\sigma \tau_r}\right)i_{qs} - \omega_e i_{ds} + \frac{L_m}{\sigma L_s L_r \tau_r}\phi_{rd} + \frac{1}{\sigma L_s}V_{ds}(8)$$

$$\frac{d\phi_r}{dt} = \frac{L_m}{\sigma L_s}i_{rs} - \frac{1}{\sigma \sigma \phi}d_{rs} = \frac{L_m}{\sigma \sigma \phi}i_{rs} + \frac{1}{\sigma \sigma \sigma \phi}d_{rs} = \frac{L_m}{\sigma \sigma \phi}i_{rs} + \frac{1}{\sigma \sigma \phi}d_{rs} = \frac{L_m}{\sigma \sigma \phi}i_{rs} + \frac{1}{\sigma \sigma \phi}d_{rs} = \frac{L_m}{\sigma \sigma \phi}i_{rs} + \frac{1}{\sigma \sigma \phi}d_{rs} = \frac{L_m}{\sigma \sigma \phi}i_{rs} + \frac{L_m}{\sigma \sigma \phi}d_{rs} + \frac{L_m}{\sigma \sigma \phi}d_{rs} = \frac{L_m}{\sigma \sigma \phi}i_{rs} + \frac{L_m}{\sigma \sigma \phi}d_{rs} + \frac{L_m}{\sigma \sigma \phi$$

$$\frac{d\omega_r}{d\omega_r} = \frac{3}{2} \frac{P^2 L_m}{L_m} i_{ac} \phi_{rd} - \frac{f_c}{L_m} \omega_r - \frac{P}{L_m} T_l$$
(10)

 $dt = 2 JL_r JL_r J^{asrra} J^{asrr$ 

$$V_{ds}^* = \left(K_p + K_i \frac{1}{s}\right) \left(i_{ds}^* - i_{ds}\right) - \omega_e \sigma L_s i_{qs}^* \tag{11}$$

$$V_{qs}^* = \left(K_p + K_i \frac{1}{s}\right) \left(i_{qs}^* - i_{qs}\right) + \omega_e \sigma L_s i_{ds}^* + \omega_r \frac{L_m}{L_r} \phi_{rd}$$
(12)

According to the above analysis, the indirect fieldoriented control (IFOC) [1, 4, 10] of induction motor with current-regulated PWM drive system can reasonably presented by the block diagram shown in the Fig. 1.



Fig. 1. Block diagram of IFOC for an induction motor.

## III. SLIDING MODE CONTROL

A Sliding Mode Controller is a Variable Structure Controller (VSC). Basically, a VSC includes several different continuous functions that can map plant state to a control surface, and the switching among different functions is determined by plant state that is represented by a switching function [6, 7, 8].

Without lost of generality, consider the design of a sliding mode controller for the following second order system:

$$\ddot{x} = f(x, \dot{x}, t) + b \cdot u(t) \tag{13}$$

Here we assume b > 0. u(t) is the input to the system. The following is a possible choice of the structure of a sliding mode controller [5, 11]:

$$u = u_{eq} + k \cdot sign(s) \tag{14}$$

Where  $u_{eq}$  is called equivalent control which dictates the motion of the state trajectory along the sliding surface [9]. is a constant, representing the maximum controller output. *s* is called switching function because the control action switches its sign on the two sides of the switching surface s = 0. For a second order system *S* is defined as [11, 12]:

$$s = \dot{e} + \lambda e \tag{15}$$

Where  $e = x_d - x$  and  $x_d$  is the desired state.  $\lambda$  is a constant. sign(s) is a sign function, which is defined as:

$$sign(s) = \begin{cases} -1 & s < 0\\ 1 & s > 0 \end{cases}$$
(16)

The control strategy adopted here will guarantee the system trajectories move toward and stay on the sliding surface s = 0 from any initial condition if the following condition meets:

 $s\dot{s} \le -\eta$  (17)

Where  $\eta$  is a positive constant that guarantees the system trajectories and hit the sliding surface in finite time [6, 9].

Using a *sign* function often causes chattering in practice. One solution is to introduce a boundary layer around the switch surface [9, 12, 13]:

$$u = u_s + u_{eq} \tag{18}$$

Where:

$$u_s = k \cdot sat\left(\frac{s}{\xi}\right) \tag{19}$$

Where the constant factor  $\xi$  defines the thickness of

the boundary layer.  $sat\left(\frac{s}{\xi}\right)$  is a saturation function that is defined as:

$$sat\left(\frac{s}{\xi}\right) = \begin{cases} sign\left(\frac{s}{\xi}\right) & \left|\frac{s}{\xi}\right| \ge 1\\ \frac{s}{\xi} & \left|\frac{s}{\xi}\right| < 1 \end{cases}$$
(20)

The diagram of  $u_s$  versus  $\frac{s}{\xi}$  is shown in Fig. 2.



### III.1. Design of sliding mode current controllers

The currents loop is often the inner regulated loop in a field oriented controlled induction motor drive, and the overall performance of the drive depends strongly on the performance of current control. Therefore, a precise and fast current control is essential to achieve high static and dynamic performance for the FOC of induction motors. If the actual stator currents are not adjusted precisely and instantaneously to the reference values, cross coupling will be caused between the motor torque and rotor flux. Thus, the performance of the FOC degrades [2, 11].

In this paper, we propose a current control method based on sliding mode control design. The proposed control design uses two sliding mode controllers to regulate the d-axis and q-axis stator currents respectively. The design of the controllers consists of two steps.

Firstly, we define sliding surfaces  $s = \begin{bmatrix} s_1 & s_2 \end{bmatrix} = 0$  as follows:

$$s_1 = i_{ds}^* - i_{ds} \tag{21}$$

$$s_2 = i_{qs}^* - i_{qs} \tag{22}$$

Where  $i_{ds}^*$  and  $i_{qs}^*$  are the reference values of the *d*-axis and *q*-axis stator currents, respectively. If the system stays stationary on the surface, then we can obtain  $s_1 = s_2 = 0$ . Substituting (21) and (22) into  $s_1 = 0$  and  $s_2 = 0$  yields

$$i_{ds} = i_{ds}^* \text{ and } i_{qs} = i_{qs}^*$$
 (23)

Secondly, we design the voltage control law, which forces the system to move on the sliding surface in a finite time, as follows:

$$V_{ds}^{*} = V_{ds}^{equ} + k_{1} \cdot sat(s_{1}/\xi_{1})$$
(24)

$$V_{qs}^{*} = V_{qs}^{equ} + k_{2} \cdot sat(s_{2}/\xi_{2})$$
(26)

Where  $V_{ds}^{equ}$  and  $V_{qs}^{equ}$  are the equivalent control actions, and are defined as:

$$V_{ds}^{equ} = \sigma L_s \left[ \dot{i}_{ds}^* + \frac{1}{\sigma L_s} \left( R_s + R_r \left( \frac{L_m}{L_r} \right)^2 \right) \dot{i}_{ds} - W_e \dot{i}_{qs} - \frac{L_m R_r}{\sigma L_s L_r^2} \phi_r^* \right]$$
(27)  
$$V_{qs}^{equ} = \sigma L_s \left[ \dot{i}_{qs}^* + \omega_e \dot{i}_{ds} + \frac{1}{\sigma L_s} \left( R_s + R_r \left( \frac{L_m}{L_r} \right)^2 \right) \dot{i}_{qs} + \frac{L_m}{\sigma L_s L_r} \phi_r^* \omega_r \right]$$
(28)

To verify the stability conditions, parameters  $k_1$  and  $k_2$  must be positives.

## III.2. Design of sliding mode speed controller

To control the speed of the induction machine, the sliding surface is defined as follows:

$$s(\omega) = \omega_r^* - \omega_r \tag{29}$$

The derivative of the sliding surface can be given as:  

$$\dot{s}(\omega_r) = \dot{\omega}_r^* - \dot{\omega}_r$$
(30)

Taking account the mechanical equation of the induction motor defined in the system of equations (1), the derivative of sliding surface becomes:

$$\dot{S}(\omega_{r}) = \dot{\omega}_{r}^{*} - \left(\frac{3}{2} \frac{P^{2}L_{m} \phi_{dr}^{*}}{JL_{r}} \cdot i_{qs} - \frac{f_{c}}{J} \dot{\omega}_{r} - \frac{P}{J}T_{l}\right)$$
(31)

We take

$$i_{qs} = i_{qs}^{equ} + i_{qs}^n \tag{32}$$

During the sliding mode and in permanent regime, we have  $s(\omega_r) = 0$ ,  $\dot{s}(\omega_r) = 0$ , the equivalent control action can be defined as follows:

$$i_{qs}^{equ} = \frac{2}{3} \frac{JL_r}{P^2 L_m \phi_{dr}^*} \left( \dot{\omega}_r^* + \frac{f_c}{J} \omega_r + \frac{P}{J} T_l \right)$$
(33)

The discontinuous control action can be given as:

$$i_{qs}^{n} = k_{iqs} \cdot sat(s(\omega_{r})/\xi_{\omega})$$
(34)

To verify the system stability condition, the factor  $k_{ias}$  must be positive.

#### IV. FUZZY SLIDING MODE CONTROL

The disadvantage of sliding mode controllers is that the discontinuous control signal produces chattering dynamics; chatter is aggravated by small time delays in the system. In order to eliminate the chattering phenomenon, different schemes have been proposed in the literature. However, this does not solve the problem completely. In this section, a fuzzy sliding surface is introduced to develop a sliding mode controller, where the expression  $k \cdot sat(s/\xi)$  of all sliding mode controllers is replaced by a fuzzy system mechanism for reduce the chattering phenomenon. This approach shows that a particular fuzzy controller is an extension of an SMC with boundary layer [13].

Because the data manipulated in the fuzzy inference mechanism is based on fuzzy set theory, the associated fuzzy sets involved in the fuzzy control rules are defined as follows:

| <b>BN</b> : Big Negative    | Bigger  |
|-----------------------------|---------|
| <b>MN</b> : Medium Negative | Big     |
| <b>ZE</b> : Zero            | Medium  |
| <b>MP</b> : Medium Positive | Small   |
| <b>BP</b> : Big Positive    | Smaller |

Since only five fuzzy subsets, BN, MN, ZE, MP and BP, are defined for s, the fuzzy inference mechanism contains five rules for the FLC output. The resulting fuzzy inference rules for the output variable  $u_n$  are as follows:

**Rule 1:** IF s is BN THEN  $u_n$  is Bigger **Rule 2:** IF s is MN THEN  $u_n$  is Big **Rule 3:** IF s is ZE THEN  $u_n$  is Medium

**Rule 4**: **IF** *s* is MP **THEN**  $u_n$  is Small

**Rule 5**: **IF** s is BP **THEN**  $u_n$  is Smaller







Fig. 5 shows the result of a defuzzified output  $u_n$  for a fuzzy input s.



In order to control the speed and stator currents of the induction motor, the three discontinuous control actions of the outer- and inner-loops are replaced by fuzzy logic controllers.

The membership functions of input and output fuzzy sets are depicted in Figs. 6 and 7. In this study, the triangular membership functions and center average defuzzification method are adopted, as they are computationally simple, intuitively plausible, and most frequently used in the opening literatures





 $V_{qs}^{n}$ ,  $V_{ds}^{n}$  of FSMC current controllers



Fig. 7:.Membership functions of the input *s* and output  $i_{qs}^n$  FSMC speed controller.



Fig. 8: The block diagram of proposed fuzzy sliding mode speed and currents control of induction motor

#### V. SIMULATION RESULTS

To prove the rightness and effectiveness of the proposed control scheme, we apply the designed controllers to the speed control of the induction motor. The induction motor is a three phase, *Y* connected, four pole, 1.5 kW, 1428min<sup>-1</sup> 220/380V, 50Hz. The machine parameters are given in [14]. The configuration of the overall control system is shown in Fig. 08. It mainly consists of an induction motor, a ramp comparison current-controlled pulse width modulated (PWM) inverter, a slip angular speed estimator, an inverse park, indirect field oriented control bloc based on fuzzy sliding mode current controller, and an outer speed feedback control loop contains on a fuzzy sliding mode controller.

Fig. 9 shows the disturbance rejection of fuzzy sliding mode controller when the machine is operated at 200 [rad/sec] under no load and a nominal load disturbance torque (10 N.m) is suddenly applied and eliminated at 1.5sec, 2.5ec respectively, followed by a reversed reference (-200rad/sec) at 4sec. The fuzzy sliding mode controller rejects the load disturbance very rapidly with a negligible steady state error.

This controller rejects the load disturbance very rapidly with no overshoot and with a negligible steady state error more than the classical sliding mode controller and the PI controller which is shown clearly in fig. 12.

Fig. 10 and 11 show a comparison between the classical field oriented control using PI controllers, the sliding mode current controllers and which based on fuzzy sliding mode current regulators. It shows clearly that the decoupling control is more maintained for the fuzzy sliding mode design than which obtained by a classical sliding mode and PI currents controllers.

The simulation results show that the proposed scheme gave satisfactory performances thus judges that the controller is robust.











Fig. 11. Simulated results of the comparison between the decoupling obtained by PI, SMC and FSMC for IM.



Fig. 12. Zoomed responses of decoupling obtained by PI, SMC and FSMC for IM.



SMC and FSMC speed control of induction motor

#### VI. CONCLUSION

In this work, we have presented a fuzzy sliding mode controller for speed and currents control of induction motor. This study has successfully demonstrated the design of the fuzzy sliding mode for the speed control of an induction motor and the indirect field orientation control design based on fuzzy sliding mode control combination. The Proposed scheme has presented satisfactory performances (no overshoot, minimal rise time, best disturbance rejection) for time-varying external force disturbances. The simulation results obtained have confirmed the excellent decoupling maintain and the efficiency of the proposed scheme. Finally, the effectiveness of the PI, classical sliding mode with boundary layer controller and the fuzzy sliding mode controller has been verified through simulation.

#### REFERENCES

- J. P. Caron, J. P. Hautier, *Modeling and Control of Induction Machine*, Technip Edition (1995) (text in french)
- [2] L. Baghli, Contribution to Induction Machine Control: Using Fuzzy Logic, Neural Networks and Genetic Algorithms, Doctoral Thesis, Henri Poincare University, January 1999 (text in french).
- [3] M. A. Ouhrouche, C. Volet, "Simulation of a Direct Field-Oriented Controller for an Induction Motor Using Matlab/Simulink Software Package", Proc. Of IASTED Int. Conf. Modeling and Simulation (MS'2000), USA.
- [4] LI Zhen, Longya Xu, "On-Line Fuzzy Tuning of Indirect Field-Oriented Induction Machine Drives", *IEEE Trans. on Power Electronics*, Vol. 13 n°1 (1998).
- [5] V. I. Utkin, "Sliding Mode Control Design Principles and Applications to Electric Drives", *IEEE Trans. Ind. Electr.*, Vol. 40. N° 01, 1993, pp.23-36.
- [6] R. -J. Wai, "Adaptive Sliding-Mode Control for Induction Servomotor Drives", *IEE Proc. Elecrr. Power Appl.*, 2000, 147, pp. 553-562.
- [7] C. -M. Lin and C. -F. Hsu, "Adaptive Fuzzy Sliding-Mode Control for Induction Servomotor Systems", *IEEE Trans. on Energy Conversion*, vol. 19, n°2, June 2004, pp. 362-368.
- [8] R. -J. Wai, C. -M. Lin and C. -F. Hsu, "Adaptive Fuzzy Sliding-Mode Control for Electrical Servo Drives", *Fuzzy Sets and Systems* 143, 2004, pp. 295–310.
- [9] I. Senol, M. Demirtas, S. Rustemov and B. Gumus, "Position Control of Induction Motor: a New-Bounded Fuzzy Sliding Mode Controller", *Int. Jour. for Comp. Math. in Electrical* and Electronic Engineering (COMPEL), Vol. 24, N°01, 2005, pp. 145-157.
- [10] J. Jung, K. Nam, "A Dynamic Decoupling Control Scheme for High-Speed Operation of Induction Motors", *IEEE Trans.* on Ind. Elect., Vol. 46/01, 1999, pp. 100-110.
- [11] M. Abid, Y. Ramdani and A. Meroufel, "Speed Sliding Mode Control of Sensorless Induction Machine". *Journal of Electrical Engineering JEEC*(Slovak), Vol. 57, No.01, 2006, pp. 47-51.
- [12] M. Zhiwen, T. Zheng, F. Lin and X. You, "a New Sliding-Mode Current Controller for Field Oriented Controlled Induction Motor Drives", *IEEE Int. Conf. IAS*, 2005, pp. 1341-1346, 2005.
- [13] J. -C. Le and Y. -H. Kuo, "Decoupled Fuzzy Sliding-Mode Control", *IEEE Trans. on Fuzzy Systems*, Vol. 6 N°3, 1998, pp. 426-435.
- [14] A. Hazzab, I. K. Bousserhane, M. Kamli and M. Rahli: "New Adaptive Fuzzy PI-Sliding Mode Controller for Induction Machine Speed Control". *Third IEEE International Conference on Conference on Systems, Signals & Devices* SSD'05, Tunisia, 2005.

Seria ELECTRONICĂ și TELECOMUNICAȚII TRANSACTIONS on ELECTRONICS and COMMUNICATIONS

## Tom 51(65), Fascicola 1, 2006

## Improved Linearity Active Resistor with Negative Equivalent Resistance Cosmin Popa<sup>1</sup>

Abstract - An original improved linearization technique for a CMOS active resistor will be further presented. The main advantages of the original proposed implementation are the improved linearity, the small area consumption and the improved frequency response. The new method for linearizing the I(V) characteristic of the active resistor will be based on a parallel connection of two quasi-ideal circuits opposite excited and different biased, having the result of improving the circuit linearity with about an order of magnitude. Because of this original design technique, the circuit linearity is not affected by the second-order effects that alter the MOS transistor operation. The reduced complexity obtained by using a FGMOS transistor will be made maintaining the compatibility with classical technologies (the classical FGMOS device could be replaced by an original equivalent circuit using exclusively classical MOS devices). The frequency response of the circuit is very good as a result of operating all MOS transistors in the saturation region. In order to design a circuit having a negative equivalent resistance, an original method specific to the proposed implementation of the active resistor circuit will be presented. The circuit is implemented in  $0.35 \mu m$  CMOS technology, the SPICE simulation confirming the theoretical estimated results and showing a linearity error under a percent for an extended input range  $(\pm 500 mV)$  and for a small value of the supply voltage  $(\pm 3V)$ .

**Keywords:** active resistor circuit, linearity error, complementary functions, second-order effects

#### I. INTRODUCTION

CMOS active resistors are very important blocks in VLSI analog designs, mainly used for replacing the large value passive resistors, with the great advantage of a much smaller area occupied on silicon. Their utilisation domains includes amplitude control in low distortion oscillators, voltage controlled amplifiers and active RC filters. These important applications for programmable floating resistors have motivated a significant research effort for linearising their currentvoltage characteristic. An important class of these circuits, referring to the active resistors with controllable negative equivalent resistance, covers a specific area of VLSI designs, finding very large domains of applications such as the cancelling of an operational amplifier load or the design of Deboo integrators with improved performances.

The first generation of MOS active resistors [1], [2] used MOS transistors working in the linear region. The main disadvantage is that the realised active resistor is inherently nonlinear and the distortion components were complex functions on MOS technological parameters.

A better design of CMOS active resistors is based on MOS transistors working in saturation [3], [4]. Because of the quadratic characteristic of the MOS transistor, some linearisation techniques were developed in order to minimize the nonlinear terms from the current-voltage characteristic of the active resistor. Usually, the resulting linearisation of the I-V characteristic is obtained by a first-order analysis. However, the second-order effects which affect the MOS transistor operation (mobility degradation, bulk effect and short-channel effect) limits the circuit linearity introducing odd and evenorder distortions, as shown in [4]. For this reason, an improved linearisation technique has to be design to compensate also the nonlinearities introduced by the second-order effects.

## II. THEORETICAL ANALYSIS

The original idea for implementing a linear currentvoltage characteristic of the active resistor, similar to the characteristic of a classical passive resistor is to use two complementary functions, the desired linearity being obtained by a mutual compensation of their nonlinearities. The proposed circuit presents the important advantage of a reduced silicon area with respect to classical implementations of an active resistors, based on symmetrical structures. Because of the requirements for a good frequency response, only MOS transistors working in saturation could be used. For this reason, the original choose is to use the quadratic and the square-root dependencies as complementary functions. So, square and square-root

<sup>&</sup>lt;sup>1</sup>Faculty of Electronics, Telecommunications and Information Technology, E-mail: cosmin@golana.pub.ro

circuits must be designed based exclusively on saturated MOS devices.

The application of a new method of inversing the current passing through the two pins of the active resistor allows to obtain a circuit having a controllable negative resistance.

In order to improve the circuit performances by using the FGMOS device and to maintain, also, the compatibility with classical CMOS technologies, an original equivalent FGMOS device will be proposed.

### A. The block diagram of the FGMOS active resistor

The structure of the proposed active resistor is based on three important blocks:

- a voltage-current squarer  $X^2$ , implementing the function  $I_{OUT} = K(V_X V_Y)^2 / 4$ ;
- a current-pass circuit *I*;
- a current square-root circuit  $\sqrt{}$ , for obtaining

$$I_{XY} = 2\sqrt{I_{OUT}I_O} ;$$



Fig. 1. The block diagram of the resistor

Because  $I_{XY}$  current is proportional to the squareroot of  $I_{OUT}$  and  $I_O$  currents, while  $I_{OUT}$  current is proportional to the square of the differential input voltage  $V_X - V_Y$ , the result will be a linear relation between the differential voltage across the two pins,  $V_X - V_Y$  of the active resistor and the current passing through it,  $I_{XY}$ . The great advantage of the proposed circuit is that, in a first-order analysis, no superiororder terms will appear in the I(V) characteristic of the active resistor.

#### B. The equivalent FGMOS transistor

The FGMOS transistor is a MOS transistor whose gate is floating (Fig. 2a), while the symbolical representation of this device is shown in Fig. 2b. The first silicon layer over the channel represents the floating-gate and the second polysilicon layer, located over the floating-gate implements the multiple input gates. This floating-gate is capacitive coupled to the multiple input gates. The drain current of a FGMOS transistor with n-input gates in the saturation region is given by the following relation:





The great limitation of using FGMOS devices is that they are available only in few CMOS technologies, restricting the area of utilization of the circuits based on these transistors. The original idea for replacing the classical FGMOS device with two inputs by five MOS transistors is presented in Fig. 3.



Fig. 3. The equivalent circuit of the FGMOST

The four pins of the equivalent FGMOS device are, respectively: D (drain), S (source), G1 and G2 (gates). Because of the connection of the four MOS transistors from the right part of the circuit, the M potential is equal to the arithmetic mean of the gates' potentials,  $V_M = (V_{G1} + V_{G2})/2$ . For this reason, the drain current of the entire equivalent FGMOS device from Fig. 3 will have the following expression:

$$I_D = \frac{K}{2} \left( \frac{V_{GI} + V_{G2}}{2} - V_S - V_T \right)^2$$
(2)

similar to the equation which characterizes the operation of the classical FGMOS transistor.

The original proposed implementation presents the great advantage of avoiding the utilization of any resistor for computing the arithmetic mean, with the result of reducing the circuit area and of improving the achieved accuracy. The circuit from Fig. 3 could replace, in the practical implementation, the FGMOS transistors, symbolic used in Figs 4 and 5.
## C. The voltage-current Squarer

The new proposed squarer is based on the quasi - symmetrical structure from Fig. 4.



The output current expression has a linear dependence on the drain currents of  $T_X$ ,  $T_Y$  and  $T_Z$  transistors:

$$I_{OUT} = I_X + I_Y - I_Z \tag{3}$$

Considering a saturation operation of all MOS devices from Fig. 4 and supposing that the area of  $T_Z$  is twice that the  $T_X$  and  $T_Y$  areas,  $I_{OUT}$  will have the following dependence on the differential input voltage  $V_X - V_Y$ :

$$I_{OUT} = \frac{K}{4} \left( V_X - V_Y \right)^2 \tag{4}$$

#### D. The square-root circuit

The square-root circuit represents also a perfect symmetrical structure (Fig. 5), using MOS transistors and a FGMOS device (T) working in saturation for improving the circuit frequency response.



Considering an aspect ratio of the FGMOS transistor fourth time greater than the aspect ratio of all the other devices from Fig. 5, the drain current I will have the following expression:

$$I = \frac{4K}{2} \left( \frac{V_{GS_{OUT}} + V_{GS_O}}{2} - V_T \right)^2$$
(5)

where  $V_{GS_{OUT}}$  and  $V_{GS_O}$  represent the gate-source voltages of  $T_{OUT}$  and  $T_O$  transistors. The output current expression is linearly dependending on the drain currents of  $T_{OUT}$ ,  $T_O$  and T transistors:

$$I_{XY} = I - I_{OUT} - I_O \tag{6}$$

resulting a square-root dependence of the output current on the two input currents:

$$I_{XY} = 2\sqrt{I_{OUT}I_O} \tag{7}$$

#### E. The current-pass circuit

The necessity of designing this circuit is derived from the requirement that the same current to pass between the two output pins, X and Y. The implementation in CMOS technology of this circuit is very simple, consisting in a simple and a multiple current mirrors (Fig. 6).



Fig. 6. The current-pass circuit

#### F. The linear characteristic of the active resistor

Because of the complementary characteristics (4) and (7) of the squaring and square-root circuits, the current-voltage characteristic  $I_{XY}(V_X - V_Y)$  of the active resistor will be perfectly linear.

$$I_{XY} = \sqrt{KI_O} \left( V_X - V_Y \right) \tag{8}$$

being possible to define an equivalent resistance between X and Y pins as follows:

$$R_{ECH.} = \frac{V_X - V_Y}{I_{XY}} \tag{9}$$

It results  $R_{ECH.} = 1/\sqrt{KI_O}$ . The great advantage of the previous presented circuit is that the value of the equivalent active resistance could be very easily controlled by modifying the reference current  $I_O$ . For usual values of *K* and  $I_O$  parameters,  $R_{ECH.}$  resistance covers about three decades  $(Ik\Omega - IM\Omega)$ , equivalent with an important reduction of the silicon occupied area, especially for large values of the active resistance simulated by the circuit from Fig. 1.

# G. The second-order effects

The relation (8) of the current-voltage characteristic for the active resistor circuit having the block diagram presented in Fig. 1 is slightly modified by the secondorder effects that affect the MOS transistor operation, modeled by the following relations: channel-length modulation (10) and mobility degradation (11)).

$$I_D = \frac{K}{2} \left( V_{GS} - V_T \right)^2 \left( l + \lambda V_{DS} \right) \tag{10}$$

$$K = \frac{K_0}{\left[I + \theta_G (V_{GS} - V_T)\right] (I + \theta_D V_{DS})}$$
(11)

Taking into account these second-order effects and considering that the design condition  $\lambda = \theta_D$  is fulfilled, the operation of the voltage-current squarer from Fig. 4 will be affected by a small error that will be quantitative evaluated by:

$$\varepsilon = -\frac{K\theta_G}{4} (V_X - V_Y)^2 \left(\frac{V_{CM}}{2} - V_T\right)$$
(12)

 $V_{CM}$  being the common-mode input voltage of the current-voltage squarer. The great advantage of this implementation is that the additional error  $\varepsilon$  is proportional to the square of the differential input voltage  $V_X - V_Y$ , so no superior-order terms will appear in the I - V characteristic of the CMOS active resistor as a result of the second-order effects. The only error introduced by these undesired effects will be a small changing of the equivalent resistance (no linearity degradation for the proposed circuit).

$$R_{ECH} = \frac{1}{\sqrt{KI_O}} \left[ 1 + \frac{\theta_G}{4} (V_{CM} - 2V_T) \right]$$
(13)

Small nonlinearities could be identified for large values of the active resistance, equivalent with small values of the reference current.

# H. The active resistor with controllable negative equivalent resistance

The great advantage of the proposed implementation shown in Fig. 1 is that a circuit with a negative equivalent resistance could be very easily obtained by a minor change in the current-pass circuit presented in Fig. 6. The modified implementation of the currentpass circuit proposed for obtaining an active resistor with a negative equivalent resistance is presented in Fig. 7.



Fig. 7. The current-pass circuit for the active resistor with a negative equivalent resistance

The resulting expression of the active resistance will be  $R'_{ECH} = -R_{ECH} = -1/\sqrt{KI_O}$ . The advantage of the good controlability of  $R_{ECH}$  by the current  $I_O$  is still valuable, even for the negative resistance active resistor.

#### **III. SIMULATED RESULTS**

The low-power CMOS active resistor was implemented in  $0.35 \,\mu m$  CMOS technology. The SPICE simulation  $I_{XY}(V_X - V_Y)$  of the active resistor is presented in Fig. 8. The maximum nonlinearity error of the active resistor for limited input voltage range ( $|V_X - V_Y| \le 500 mV$ ) is less than a percent.



#### IV. CONCLUSIONS

A new active resistor circuit has been presented in this paper. The main advantages of the original proposed implementation are the improved linearity, the small area consumption and the improved frequency response. Because of an original design technique, the circuit linearity is not affected by the second-order effects that alter the MOS transistor operation. The reduced complexity obtained by using a FGMOS transistor was made maintaining the compatibility with classical technologies (the classical FGMOS device could be replaced by an original equivalent circuit using exclusively classical MOS devices). The frequency response of the circuit is very good as a result of operating all MOS transistors in the saturation region. The circuit was implemented in 0.35 µm CMOS technology, the SPICE simulation confirming the theoretical estimated results and showing a linearity error under a percent for an

extended input range  $(\pm 500 mV)$  and a small value of the supply voltage  $(\pm 3V)$ . In order to design a circuit having a negative equivalent resistance, an original method specific to the proposed implementation of the active resistor circuit will be presented. In order to obtain a low-power operation of the proposed active resistors, the MOS active devices could be biased in weak inversion, while the complementary squaring/square-root functions must be replaced by logarithmical/exponential functions.

#### REFERENCES

[1] Z. Wang, "Current-controlled Linear MOS Earthed and Floating Resistors and Application," *IEEE Proceedings on Circuits, Devices and Systems*, 1990, pp. 479-481.

[2] L. Sellami, "Linear Bilateral CMOS Resistor for Neuraltype Circuits," *Proceedings of the 40<sup>th</sup> Midwest Symposium on Circuits and Systems*, vol. 2, 1997, pp. 1330-1333.

[3] S.P. Singh, J.V. Hansom, J. Vlach, "A New Floating Resistor for CMOS Technology," *IEEE Transactions on Circuits and Systems*, 1989, pp. 1217-1220.

[4] S. Sakurai, M. Ismail, "A CMOS Square-law Programmable Floating Resistor," *IEEE International Symposium on Circuits and Systems*, 1993, pp. 1184-1187.

Seria ELECTRONICĂ și TELECOMUNICAȚII TRANSACTIONS on ELECTRONICS and COMMUNICATIONS

Tom 51(65), Fascicola 1, 2006

# Instability of Dc-Dc Converters at the Boundary Between CCM and Discontinuous Capacitor Voltage Mode

Corina M. Ivan<sup>1</sup>, Dan Lascu<sup>2</sup> and Viorel Popescu<sup>3</sup>

Abstract - In this paper, the operating mode between Continuous Conduction Mode (CCM) and Discontinuous Capacitor Voltage Mode (DCVM) of dcdc converters is investigated. A large-signal model for the switching network is obtained. The small-signal averaged model is derived, and it is used to obtain analytical expressions for the small-signal transfer functions, for the CUK, SEPIC and ZETA converters. It is shown that the transfer functions exhibit at least one right half-plane (RHP) pole. This pole cannot be eliminated by varying the circuit parameters. From this it is concluded that the operating mode between CCM and DCVM is unstable and unusable.

Keywords: boundary conduction mode, discontinuous capacitor voltage mode, averaged switch models.

# I. INTRODUCTION

Occurrence of discontinuous modes in PWM dc-dc converters can be easily explained taking into account some topological aspects. In [1] it is shown that the transistor and the diode in every PWM converter form:

• a loop L, with possibly the supply voltage,  $V_g$ , and a (possibly empty) set of capacitors;

• a cut-set C, with a non-empty set of inductors.

In DCVM the small ripple assumption is invalid for at least one capacitor in the loop L. A necessary and sufficient condition for the occurrence of DCVM is the existence of at least one capacitor in the loop L, obviously different from the output filter capacitor. Therefore it is clear that DCVM cannot be related to BUCK, BOOST or BUCK-BOOST converters, as these converters contain a single capacitor for filtering the output voltage. On the other side, ĆUK, SEPIC and ZETA converters can enter DCVM mode when the small ripple assumption is removed from the energy storage capacitor contained in the loop L.

The large-signal averaged switch model of the switch network in pulse width modulated (PWM) dcdc converters operating at the boundary between CCM and DCVM is derived in Section 2. In Section 3 the small-signal averaged switch model is derived and it is used to obtain analytical expressions for the small-signal transfer functions. A discution, based on the small-signal transfer functions, regarding the stability of this operating mode is also presented. In Section 4 the instability is verified through CASPOC simulation. Conclusions are presented in Section 5.

## II. AVERAGED SWITCH MODEL FOR BOUNDARY CONDUCTION MODE BETWEEN CCM AND DCVM

Let us examine the operation at the Boundary Conduction Mode between CCM and DCVM of the ĆUK converter, and follow the averaged switch modelling approach [2] to derive an equivalent circuit that models the averaged (over one switching period,  $T_s$ ) terminal variables of the switch network.

As it is known, for the inductor currents,  $i_{L1}$  and  $i_{L2}$  the negligible ripple assumption is still valid, and therefore, they can be admitted constant during one switching cycle. However, for the capacitor voltage,  $v_{C1}$  the small ripple assumption is not valid, while  $v_{C2}$  is assumed to be constant as it is in fact the output voltage.

The terminal variables of the switch network,  $i_1$ ,  $i_2$ ,  $v_1$  and  $v_2$  are defined in Fig. 1.



Fig. 1. The CUK converter, with the switch network identified.

<sup>&</sup>lt;sup>1</sup> Facultatea de Electronică și Telecomunicații, Departamentul

Electronică Aplicată Bd. V. Pârvan Nr. 2, 300223 Timișoara, e-mail corina\_m\_i@yahoo.com

<sup>&</sup>lt;sup>2</sup> Facultatea de Electronică și Telecomunicații, Departamentul

Electronică Aplicată Bd. V. Pârvan Nr. 2, 300223 Timișoara, e-mail dan.lascu@etc.upt.ro

<sup>&</sup>lt;sup>3</sup> Facultatea de Electronică și Telecomunicații, Departamentul

Electronică Aplicată Bd. V. Pârvan Nr. 2, 300223 Timișoara, e-mail viorel.popescu@etc.utt.ro

The switch network voltage and current waveforms are presented in Fig. 2.



Fig. 2. The switch network and capacitor C1 waveforms.

The peak value of the capacitor voltage,  $v_{pk}$  is equal to the control input,  $v_{control}$ . During the transistor on-time, in the first subinterval, the capacitor voltage decreases

from the peak value with a slope  $m_1 = \frac{i_{L2}}{C_1}$  until it reaches zero. At this time, the transistor is turned off,

and the diode starts to conduct. In the second subinterval, during the diode on-time, the capacitor voltage increases from zero with a slope 
$$m_2 = \frac{i_{L1}}{2}$$
 to

the peak value. Therefore, the averaged value over

one switching period,  $T_s$ , of the capacitor voltage,  $v_{CI}$  is given by:

$$\langle v_{C1} \rangle = \frac{1}{2} \langle v_{pk} \rangle = \frac{1}{2} \langle v_{control} \rangle$$
 (1)

By averaging the waveforms in Fig. 2 over one switching period,  $T_s$ , and taking Eqn. (1) into account, the averaged switch network variables are found as:

$$\langle i_{1}(t) \rangle = \frac{T_{on}}{T_{s}} (\langle i_{L1} \rangle + \langle i_{L2} \rangle)$$
 (2)

$$\langle i_2(t) \rangle = \frac{T_{off}}{T_s} (\langle i_{L1} \rangle + \langle i_{L2} \rangle)$$
 (3)

$$\langle v_1(t) \rangle = \frac{T_{off}}{T_s} \frac{\langle v_{control} \rangle}{2}$$
 (4)

$$\langle v_2(t) \rangle = \frac{T_{on}}{T_s} \frac{\langle v_{control} \rangle}{2}$$
 (5)

From Eqns. (2)-(5) the relations between the switch network variables can be written as:

$$< v_1(t) >= \frac{T_{off}}{T_{on}} < v_2(t) >$$
 (6)

$$\langle i_2(t) \rangle = \frac{T_{off}}{T_{on}} \langle i_1(t) \rangle \tag{7}$$

From Eqns. (6) and (7) it is obvious that:

$$\langle i_1(t) \rangle \langle v_1(t) \rangle = \langle i_2(t) \rangle \langle v_2(t) \rangle = \langle p(t) \rangle$$
 (8)

which is expected, as we considered ideal and therefore lossless active and pasive switches. In fact, Eqn. (8) denotes instantaneous power conservation in the switch network.

Based on Eqn.  $\left\{av5\right\}$  and  $\left\{ref\left\{av6\right\}\right\}$  the averaged large-signal switch model can be constructed, as in Fig. 3.



Fig. 3. The boundary mode averaged large-signal model.

The averaged switch models of the CUK, SEPIC and ZETA converters are shown in Fig. 4.



Fig. 4. Averaged large-signal equivalent circuits of the ĆUK, SEPIC and ZETA converters operating in boundary mode.

The steady-state average value for any converter are found by setting all averaged waveforms to their quiescent values and letting the inductors and capacitors become a short-circuit and an open circuit respectively. From Fig. 4 it can be observed that the dc conversion ratio, M, is equal to:

$$M = \frac{V_o}{V_g} = \frac{V_2}{V_1} = \frac{I_1}{I_2}$$
(9)

From Fig. 2 we have:

$$D = \frac{T_{on}}{T_s} \tag{10}$$

and

$$D_1 = 1 - D = \frac{T_{off}}{T_s}$$
(11)

where D is the steady-state duty cycle.

Using the Eqn. (6), (10) and (11), from Eqn. (9) we get:

$$M = \frac{D}{1 - D} \tag{12}$$

# III. SMALL-SIGNAL MODEL FOR BOUNDARY CONDUCTION MODE BETWEEN CCM AND DCVM

Small-signal models are constructed by perturbation and linearization of the large-signal averaged expressions. Let:

$$v_{1}(t) = V_{1} + v_{1}$$

$$i_{1}(t) = I_{1} + \hat{i}_{1}$$

$$v_{2}(t) = V_{2} + \hat{v}_{2}$$

$$i_{2}(t) = I_{2} + \hat{i}_{2}$$

$$v_{control}(t) = V_{control} + \hat{v}_{control}$$
(13)

Perturbation of the Eqn. (8) leads to:

$$(I_1 + \hat{i}_1)(V_1 + \hat{v}_1) = (I_2 + \hat{i}_2)(V_2 + \hat{v}_2)$$
 (14)

The dc terms of both sides of this equation are equal from the steady-state operation:

$$V_1 I_1 = V_2 I_2 \tag{15}$$

Taking Eqn. (11) into account and neglecting the product of two small perturbations, Eqn. (10) becomes:

$$I_1 \hat{v}_1 + \hat{i}_1 V_1 = I_2 \hat{v}_2 + \hat{i}_2 V_2 \tag{16}$$

From Eqn. (12) the solution for the small-signal switch network output voltage,  $\hat{v}_2$ , is given by:

$$\hat{v}_2 = \frac{I_1}{I_2}\hat{v}_1 + \frac{V_1}{I_2}\hat{i}_1 - \frac{V_2}{I_2}\hat{i}_2 \tag{17}$$

From the Eqn. (4) and (5) it can be observed that

$$< v_1(t) > + < v_2(t) > = \frac{1}{2} < v_{control} >$$
 (18)

Perturbating Eqn. (18) we get:

$$\hat{v}_1 + \hat{v}_2 = \frac{1}{2}\hat{v}_{control}$$
 (19)

In Eqn. (17)  $\hat{v}_1$  is replaced from Eqn. (19), which gives:

$$\hat{v}_{2} = \left(\frac{1}{1 + \frac{I_{1}}{I_{2}}}\right) \left(\frac{I_{1}}{2I_{2}}\hat{v}_{control} + \frac{V_{1}}{I_{2}}\hat{i}_{1} - \frac{V_{2}}{I_{2}}\hat{i}_{2}\right) \quad (20)$$

From Eqn. (19) and (20) the small-signal switch network input voltage  $\hat{v}_1$  is given by:

$$\hat{v}_{1} = \left(\frac{1}{1 + \frac{I_{1}}{I_{2}}}\right) \left(\frac{1}{2}\hat{v}_{control} - \frac{V_{1}}{I_{2}}\hat{i}_{1} + \frac{V_{2}}{I_{2}}\hat{i}_{2}\right) \quad (21)$$

By using the dc relations  $V_2 = MV_1$ ,  $I_1 = MI_2$ ,  $I_2 = \frac{V_2}{R}$ , Eqn. (20) and (21) become:

$$\begin{cases} \hat{v}_1 = \frac{1}{2(M+1)} \hat{v}_{control} - \frac{R}{M(M+1)} \hat{i}_1 + \frac{R}{M+1} \hat{i}_2 \\ \hat{v}_2 = \frac{M}{2(M+1)} \hat{v}_{control} + \frac{R}{M(M+1)} \hat{i}_1 - \frac{R}{M+1} \hat{i}_2 \end{cases}$$
(22)

Based on Eqn. (22) the small-signal switch model of the switch network can be constructed, as in Fig. 5.



network

The expressions of the small-signal model parameters are the same for both the ĆUK and for the SEPIC and ZETA converters.

The small-signal circuit model can be obtained by replacing the switch network with the two-port network described by Eqn. (22), as shown in Fig. 6, for the ĆUK, SEPIC and ZETA converters.



Fig. 6. Small-signal models of the ĆUK, SEPIC and ZETA converters.

By solving the small-signal equivalent circuits, the transfer functions can be found. For the ĆUK, SEPIC and ZETA converters, the transfer functions are given in Table 1.

It can be seen that the denominators of all transfer functions from Table 1 is a cubic polynomial. Its roots can be all three real, or one real and two compound numbers. In both cases, the free term is equal to the product of the roots, with the sign changed, which can be verified through a simple calculation. Therefore, if the free term has the opposite sign as against the  $s^3$ term, as in the case of the transfer functions from Table 1, it results that all three roots are positive or the real root is positive respectively. It also can be observed that the sign of the free term does not depend on the circuit parameters. This means that the small-signal transfer functions exhibit at least one right half-plane (RHP) pole. This pole cannot be eliminated by varying the circuit parameters. From this it is concluded that the operating mode between CCM and DCVM is unstable, therefore unusable.

### IV. SIMULATION RESULTS

In order to verify the results, a ĆUK converter and a SEPIC converter are examined. The component values are the following:

- 1. ĆUK converter:  $V_g = 20V$ ,  $L_1 = 0.64mH$ ,  $L_2 = 0.64m$ ,  $R = 10\Omega$ ,  $C_1 = 90nF$ ,  $C_2 = 800\mu$ F;  $V_0 = 5V$ ;
- 2. SEPIC converter:  $V_g = 15V$ ,  $L_1 = 0.64mH$ ,  $L_2 = 0.64m$ ,  $R = 10\Omega$ ,  $C_1 = 56.8nF$ ,  $C_2 = 100\mu$ F;  $V_o = 3.75V$ .

The poles of the transfer functions are, for the CUK converter: 37.517k,  $-71\pm1612$ i, and for the SEPIC converter: 37.633k,  $-566\pm4521$ i.

The capacitor voltage waveform for the CUK



Fig. 7. The capacitor voltage waveform for the ĆUK converter.

The output voltage waveforms are shown in Fig. 8 (for the ĆUK converter) and in Fig. 9 (for the SEPIC converter). It can be observed the instability of this operating mode.



Fig. 8. The output voltage waveform for the ĆUK converter.



Fig. 9. The output voltage waveform for the SEPIC converter.



# V. CONCLUSIONS

The operating mode between Continuous Conduction Mode (CCM) and Discontinuous Capacitor Voltage Mode (DCVM) of dc-dc converters is investigated. A large-signal model for the switching network of the pulse width modulated (PWM) dc-dc converters operating at the boundary CCM and DCVM is developed. The small-signal averaged model is derived, and it is used to obtain analytical expressions for the smallsignal transfer functions, for the CUK, SEPIC and ZETA converters. It is shown that the transfer functions exhibit at least one right half-plane (RHP) pole. The RHP pole cannot be eliminated by varying the circuit parameters. From this it is concluded that the operating mode between CCM and DCVM is unstable and unusable. CASPOC simulations of the The ĆUK and the SEPIC converters are performed. The results confirm the instability of the operating mode between CCM and DCVM.

#### REFERENCES

[1] D. Maksimović and S. Ćuk, "A unified analysis of PWM converters in discontinuous modes", *IEEE Trans. Power Electron.*, Vol. 6, pp. 476-490, July 1991.

[2] R. Erickson and D. Maksimović, "Fundamentals of Power Electronics (2nd edition)", *Kluwer Academic Publishers*, 2001.
[3] J. Chen, R. Erickson and D. Maksimović, "Averaged switch modeling of boundary conduction mode dc-to-dc converters", *IECON'01: The 27<sup>th</sup> Annual Conference of the IEEE Industrial Electronics Society*, pp. 844-849, 2001.

[4] MATLAB, The Math Works Inc., 24 Prime Park Way, Natick, MA 01760.

Seria ELECTRONICĂ și TELECOMUNICAȚII TRANSACTIONS on ELECTRONICS and COMMUNICATIONS

Tom 51(65), Fascicola 1, 2006

# Interpolation of linear track movements of modern industrial robots

M.Sc. M. Kleinkes<sup>1</sup>, Prof. Dr.-Ing. A. Ignea, Prof. Dr.-Ing. W. Neddermeyer, Prof. Dr.-Ing. M. Schnell

Abstract – Integration of linear track movements in the robot control is a significant part of the accuracy improvement process of modern robotics. For this, the linear track profile has to be analysed for getting a continous description of its inaccuracies for correcting the robot's end effector position for arbitrary points. This analysis bases in the first step on a discrete measurement of the linear track in special sampling points. In the second step an interpolation between the sampling points is done. In this article some of the possible interpolation methods for creating a continous description of the linear track were tested.

Keywords: industrial robot, accuracy, 7<sup>th</sup> axis, linear track, interpolation

# I. INTRODUCTION

Modern robotics today deals with a great number of different applications. A great number of special functions or tasks are done by industrial robots. The field of using industrial robots ranges from picking or placing very small parts for electrical layouts to the painting or welding of jumbo jets. In each one of this varying types the demands on the robot are different and depending on single aspects like accuracy, time consumption or the costs.

One important fact is that in the past few years the demands of modern robotics have increased due to the ever growing demand for flexible automation. Flexible automation today expects highly accurate robotic systems. In this meaning not only the robot, but the complete system consisting of robot and its peripherals have to fulfill the extensive requirements. But against this demand for highly accurate robotic systems the requested flexibility in the used systems is increasing rapidly.

One example of the situation discussed in this document is the demand for manipulating very large workpieces which even the workspace for a huge robot is too small. To extend the workspace the robot is placed on a linear track, even called 7<sup>th</sup> axis, to move the robot linear in one determined direction. Using this extension practically any workpieces can be handled by robots suitable for the application

without the necessity of using large robots which have a sufficient workspace.

On the one hand the usage of the linear tracks gives the opportunity to extend the robot's workspace, but on the other hand there is an additional error component in the robotic system which must not only be analysed but in the best case compensated.

The following document deals with a special task of analyzing of linear tracks for industrial robots. Dependent on an earlier article [15] there exists a method for a highly accurate integration of track profiles on the robot control. This is partly based on



Fig. 1. Identifying of the robots base via 10 measured points

the interpolation of one, in single sampling positions measured, three-dimensional track profile to get a continous description of the linear track. For this the



Fig. 2. Continous description of the linear track

robot's base frame is identified at several equidistant positions by measuring 10 different points with an external measurement system (Leica Laser Tracker

<sup>&</sup>lt;sup>1</sup> University of Applied Science in Gelsenkirchen, Faculty of Informatics,

<sup>45896</sup> Gelsenkirchen, michael.kleinkes@informatik.fh-gelsenkirchen.de

LTD800), figure 1 illustrates this situation. After identifying the single track coordinate systems an interpolation between the sampling points creates a continous description of the track profile (figure 2).

Based on this interpolation further steps for the calculation of the correction values are done so that the error of the interpolation has an effect on the accuracy of the whole integration method.

The identification of the best interpolation method for getting the continous description of the track file is the basic topic of this document. Based on this, an experimental attempt was selected in which first a simulated interpolation on some test data was done using MATLAB. The next step was the creation of a test built up for measuring the real track profile. After getting the real measurement data, three different interpolation methods were tested and the dependent deviations calculated.

#### **II. TESTED INTERPOLATION METHODS**

For the interpolation of the 3-dimensional movement, each direction was separately interpolated. Three different interpolation methods for the interpolation between the sampling points in one direction of the linear track were tested. The basic idea of all three methods was to find a continous function g(x) which approximates a given tabulated function f(x) so that

$$(f(x) - g(x))^2 < \varepsilon, \quad \varepsilon > 0$$
 (1)

The interpolation function g(x) is equal to the tabulated function f(x) in the N given tabulated points  $x_i$ :

$$f(x_i) = g(x_i), \quad i = 0, 1, \dots, N-1$$
 (2)

#### A. Polynomial interpolation

Basing on the Weierstrass Theorem the task of the polynomial interpolation is to find a polynom  $p_n(x)$  of degree N which agrees with a function f(x) given through N tabulated values, so

$$p_n(x) = a_n x^n + a_{n-1} x^{n-1} + \dots + a_1 x + a_0 \quad (3)$$

There are different methods for calculating this  $p_n(x)$ , such as Lagrange, Newton, Bessel, Stirling or many others. These methods are well-known in the literature and for the purposes of calculating one polynomial interpolation for  $p_n(x)$  the least squares method was used in this paper.

#### B. Trigonometric interpolation

The second tested interpolation method is the trigonometric interpolation. Based on the Fast Fourier Transformation the interpolating function  $t_n(x)$  which interpolates the function f(x) given in tabulated and equidistant sampling points  $(x_i, f_i)$  consist of an addition of trigonometric components:

$$t_n(x) = a_0 + \sum_{j=1}^n a_j \cos(jx) + \sum_{j=1}^n b_j \sin(jx)$$
(4)

The coefficients of the trigonometric function  $t_n(x)$  are calculated by the FFT-algorithm.

### C. Cubic spline interpolation

Using this interpolation method, not one function with a large polynomial order, but several functions with degree of 3 are used to interpolate the given tabulated function f(x). Between every two sampling points a different smooth and also smooth in the first derivate spline-function is defined:

$$S_i(x) = a_i + b_i(x - x_i) + c_i(x - x_i)^2 + d_i(x - x_i)^3$$
(5)

The concatenation of the spline-functions gives the interpolating function.

# III. INTERPOLATION TEST ON NON-REAL MEASUREMENT DATA

The first step of the interpolation analysis was a simulation on artificial measurement data with MATLAB. For this a special MATLAB batch file was programmed, which created different interpolations on

a given set of values for the measurement function f(x). The 3-dimensional movement of the robot's TCP was interpolated separately for each axis x, y and z. After the successful simulation the real measurement data can be given into the system.

As can be seen, in the programmed MATLAB file the three different interpolation methods polynomial, trigonometric and cubic spline interpolation are used to create prediction how the different methods behave during interpolation.



Figure 4 shows the results of the three interpolations with test values of 28 sampling positions. The differences between the single values caused by a simulated inaccuracy are 1 mm.

# IV. MEASUREMENT OF THE REAL TRACK MOTION

#### A. Measurement device

The used measurement system for the needed measurement tasks like scanning the track motion, determining the particular track coordinate systems or identifying of the robots accuracy is represented by a Leica Laser Tracker LTD800 (figure 5). With this measurement device it is possible to do touchless measurements of 3-dimensional points in a range up to 80 meters. The measurement uncertainty of a coordinate is given by  $10 \ \mu\text{m} + 5 \ \mu\text{m/m}$  (the accuracy is dependent on the measurement distance) with a possible maximum measurement rate of 3000 points per second.



Fig. 5. Leica laser tracker LTD800

Using the world's most accurate absolute distance meter for getting the distance between laser track and measuring point (25  $\mu$ m within 40m) and two built-in precision encoders for horizontal and vertical angle measurements, it is a highly accurate measurement system and common in measurement tasks for aircraft and automobile industries.

## B. Robot accuracy

For proving the measurements for identification of the linear track profile, the accuracy of the robot was tested dependent on an european standard (DIN EN ISO 9283). In this case interesting values were the positional accuracy  $(AP_p)$  and the repeating accuracy  $(RP_l)$ , to show that the robot can be used as a rigid device when moving with its repeating accuracy. As described in the standard, the positional accuracy is calculated by:

$$AP_{p} = \sqrt{(\bar{x} - x_{c})^{2} + (\bar{y} - y_{c})^{2} + (\bar{z} - z_{c})^{2}}$$
(6)

where  $\overline{x}, \overline{y}, \overline{z}$  are the mean values of the coordinates form 30 different movements to one programmed point  $p_c(x_o y_o z_o)$ . The repeating accuracy then is:

$$RP_l = l + 3S_l \tag{7}$$

$$\bar{l} = \frac{1}{n} \sum_{j=1}^{n} \sqrt{(x_j - \bar{x})^2 + (y_j + \bar{y})^2 + (z_j + \bar{z})^2} (8)$$
$$S_l = \sqrt{\frac{\sum_{j=1}^{n} (l_j - \bar{l})^2}{n - 1}}$$
(9)

where  $x_{j}, y_{j}, z_{j}$  are the coordinates of one measured point and  $S_{l}$  is the standard deviation. Figure 6 depicts the positional and repeating accuracy of the used robot.





Fig. 6. Accuracy of the used robot

#### C. Measurement system

For analysing the track profile the robot can be used as a rigid device because of its high repeating accuracy. To get the sampling points for the interpolation, the robot was measured at 28 different equidistant linear track positions in one programmed control point (figure 7).



Fig. 7. Measurement at 28 sampling points

So the robot did not move but only the linear track caused potential positional errors. Figure 8 gives an overview about the whole measurement system setup. To compare the interpolating function with real



Fig. 8. Build up of the measurement system

measurement data, the robot was not only measured in the discrete sampling points, but also a quasicontinous scan of the robots TCP during a linear track movement was done. It is quasi-continous because the measurement rate was set to 1000 measurements per second, therefore the leftover discretisation error can be neglected.

#### V. ERROR CALCULATION BETWEEN REAL MOVEMENT AND INTERPOLATION

Comparing the interpolation functions with the real measured values the corresponding error between them decides the quality of the used interpolation method. To get this error the difference  $d_{error}$  between every measurement value  $p_i$  of the quasi-continous scan and the corresponding value of the interpolation function  $f_{ipo}(x_i)$  is calculated by:

$$d_{error,i} = \left| p_i(\xi) - f_{ipo,\xi}(x_i) \right| \tag{10}$$

where  $p_i(\xi)$  is the x,y or z-coordinate of one measurement value of the quasi-continous scan. Figure 9 shows the robots TCP movement represented by the measured sampling points and the three different



Fig. 9. Interpolation functions and robot movement scan

corresponding interpolation methods. The polynomial interpolation (solid line) confirms the results of section III. A swinging and non-exact interpolation is caused by a polynomial of a high order. In difference to this, the trigonometric interpolation (dashed line)



and the cubic spline interpolation (dotted line) present a better approximation behaviour to the real TCP movement.

Figure 10 shows the differences  $d_{error,i}$  between interpolation function and a continous measurement of the robot's TCP movement. Depending on the maximums of the error functions shown in figure 10, the cubic spline interpolation is the most accurate of the tested interpolation methods.

## VI. CONCLUSIONS

Regarding to the lowest difference between the interpolation function and real TCP movement, the cubic spline interpolation was chosen to create the continous description of the track motion. Even the simple construction of the particular spline functions from one sampling point to another offers an efficient implementation in the robot control for further steps in the integration of track motions in the motion control of industrial robots.

The interpolation of the sampling points on the linear track is an important step in the achieving of highly accurate robotic systems. The quasi-continous scan of the robot's TCP position during a movement along the linear track could awake the impression, that due to this exact measurement of the TCP, no interpolation is needed. But it gives only information for one robot joint configuration. To get a general predicion about arbitrary robot positions, e.g. for correcting robot programs the base frame positions of the robot have to be interpolated. For this, the calculated base frame coordinates, given through the measurement of the robot in 10 different points on one linear track position are taken as sampling points for the interpolation and not the measured points. For comparing the results for this interpolation test it was neccessary to have one robot position and not the robot base interpolated.

A further step in this project will be the analysing of three-dimensional interpolation methods to avoid inaccuracies caused by the disjunction of the 3-dimensional movement to 3x1-dimensional movements.

[1] W. H. Press, B.P. Flannery, S. A. Teukolsky, W. T. Vetterling, *Numerical Recipes : The art of scientific computing*, Cambridge University Press., 1986.

[2] S. D. Conte, Carl de Boor, *Elementary Numerical Analysis – An algorithmic approach*, Third edition, McGraw-Hill Book Company, 1980.

[3] Philip J. Davis, *Interpolation and Approximation*, Dover Publications Inc., 1975.

[4] H. M. Antia, *Numerical Methods for Scientists and Engineers*, Second Edition, Birkhäuser Verlag, 2002.

[5] B. Carnahan, *Applied Numerical Methods*, Reprinted Edition, Robert E. Krieger Publishing Company, 1990.

[6] John R. Rice, *Numerical Methods, Software and Analysis,* Second Edition, Academic Press Inc., 1993.

[7] Robert Plato, *Numerische Mathematik kompakt*, 2. Auflage, Vieweg Verlag, 2004.

[8] Huckle, Schneider, Numerik für Informatiker, Springer Verlag, 2002.

[9] H.-J. Scheibl, Numerische Methoden für den Ingeniuer, 2. Auflage, Expert Verlag, 1994.

[10] A. Quateroni, F. Saleri, *Wissenschaftliches Rechnen mit MATLAB*, Springer Verlag, 2006.

[11] G. Gramlich, W. Werner, *Numerische Mathematik mit MATLAB*, Dpunkt Verlag, 2000.

[12] F. Grupp, F. Grupp, *MATLAB 7 für Ingenieure*, 3. Auflage, Oldenburg Verlag, 2004.

[13] G. Engeln-Müllges, K. Niederdrenk, R. Wodicka, *Numerik-Algorithmen*, Springer Verlag, 2005.

[14] http://en.wikipedia.org/wiki/Interpolation

[15] M. Kleinkes, A. Lilienthal, W. Neddermeyer, *Highly Accurate Integration of Track Motions*, 2th International Conference on Informatik and Control, Barcelona 2005, Proceedings p.11-15

Seria ELECTRONICĂ și TELECOMUNICAȚII TRANSACTIONS on ELECTRONICS and COMMUNICATIONS

Tom 51(65), Fascicola 1-2, 2006

# Linearity Considerations for Adaptively Biased Transconductors with Applications in Continuous Time Filters

Rus Cristian Matei, Student member IEEE Lelia Feștilă, Member IEEE Sorin Hintea<sup>1</sup> Member IEEE

Abstract – This paper discuses the approach of increasing the linearity of transconductor cells using adaptive bias currents. Adaptive biasing proves to be a powerful technique that may be used to obtain a very linear voltage-to-current conversion. The advantages of this method are its simplicity and its applicability in designing current-mode circuits that can handle wide dynamic range signals without introducing significant (harmonic) distortions. In this paper a 6<sup>th</sup> order, gm-C, Chebyshev band-pass filter is designed to demonstrate of the excellent linearity adaptively-biased transconductors.

Keywords: transconductor, adaptive bias current

#### I. INTRODUCTION

Current mode signal processing techniques have been in the last years the first choice for hardware designers when designing high performance analog circuits. Current mode circuits offer significant advantages when compared with voltage mode circuits: simpler structures that often lead to higher operating frequencies, higher dynamic range and lower supply voltages. Transconductor-based circuits have found applications in designing filters for wireless applications, current-mode amplifiers and other circuits that claim simplicity and high linearity at moderate frequencies (of the order of tens of MHz). specifications for high performance Design transconductor circuits include: no internal dominant parasitic poles, high linearity and low bias currents. Programmability or tunability or are also at high prize, since there are numerous applications where the transconductor cell must feature a digital control over the value of g<sub>m</sub> [17], [18] or a precise values of transconductance is needed.

Linearity and dynamic range are two closely related parameters that measure the performance of a transconductor in terms of large signal handling capabilities; for example, the linearity of the transconductor cells that are used to build filters for wireless applications plays an important role in the overall performance of a transceiver. Harmonics that are introduced by nonlinear circuits may be seen as distortion that disrupts the process of accurate demodulation.

In what follows, this paper analyses and discusses the technique of adaptive biasing to improve the linearity of MOS transconductance elements. Adaptive biasing refers to circuits which use signal dependent bias currents, in contrast to circuits that use current sources uncorrelated in magnitude to the input signal. Although other efficient techniques have been proposed for the linearization of transconductor circuits, among which current differencing, source degeneration and class AB configuration [3], adaptively biased transconductors offer simpler basic  $g_m$  cells at greater performance in terms of linearity.

#### II. THE PRINCIPLE OF ADAPTIVE BIASING

#### A. Simple differential pair transconductor

The simplest differential voltage-to-current converter circuit is shown in Fig. 1a. It consists of one pair of source-coupled MOS devices biased – at this point – with a constant current  $I_{bias}$ . The relationship between the differential input voltage and the two gate-source voltages is described by (1); this equation also shows the relationship between the two drain currents and the total bias current.

$$\begin{cases} v_{id} = v_{gs1} - v_{gs,2} \\ i_{d1} + i_{d2} = I_{bias} \end{cases}$$
(1)

Using the square law of a saturated transistor, we can write the drain currents for transistors  $M_1$  and  $M_2$  as:

<sup>&</sup>lt;sup>1</sup> Technical University Cluj-Napoca,

Faculty of Electronics, Telecommunications and Information Technology Basis of Electronics Department, 26-28 G. Baritiu Str., Room 55 400027 Cluj-Napoca, Romania

$$i_{di} = k (v_{gsi} - V_{th})^2, i = \overline{1,2}$$
 (2)

where  $k=0.5\mu_n C_{ox}W/L$  defines the transconductance of an n-type MOS transistor and  $\mu_n$ ,  $C_{ox}$ , and W/L stand for the surface mobility, capacitance per unit area and channel geometrical parameters, respectively;  $v_{gs}$  is the gate-source voltage and  $V_{th}$  is the threshold voltage. Replacing (2) in (1), after some simple computations we obtain that the differential output current is:

$$i_{out} = i_{d1} - i_{d2} = \pm v_{id} \sqrt{2I_{bias}k} \sqrt{1 - \frac{k}{2I_{bias}} v_{id}^2}$$
(3)

under the condition:

$$\left|v_{id}\right| \le \sqrt{\frac{I_{bias}}{k}} \tag{4}$$

Eq. (4) shows that the current-voltage conversion of the simple differential MOS pair is linear only over a limited domain of the differential input voltage. Also, the nonlinear term in (3) is a square function of  $v_{id}$ , as the signal level increases the function becomes more nonlinear. Therefore, large input signals will result in harmonic distortion, thus limiting the dynamic range of the circuit. Nonlinearity is understood in this paper as the percent deviation of (3) from the ideal (and linear) conversion shown in (5) due to harmonic components:

$$i_{out} = \pm v_{id} \sqrt{2I_{bias}k} = g_m v_{id}$$
(5)

where  $g_m$  defines the transconductance of the differential pair. The harmonic components are computed from the MacLaurin<sup>2</sup> development of (3).

#### B. Adaptive biasing principle

A significant increase in the linearity domain of the circuit in Fig. 1a can be obtained by employing an adaptive bias current [1], [2], [12]. Referring again to Fig. 1a, if we replace the dc bias current  $I_{bias}$  with a voltage dependent bias current as shown bellow, we obtain that the voltage-current conversion of (3) becomes of the form given in (7).

$$I_{ad} = I_{bias} + av_{id}^{2}$$
(6)  
$$i_{out} = i_{d1} - i_{d2} = \pm v_{id} \sqrt{2I_{bias}k} \sqrt{1 - \frac{k - 2a}{2I_{bias}} v_{id}^{2}}$$
(7)

under the condition given by (8), and where *a* is a constant measured in  $\mu A/V^2$ . The previous equation results in a perfectly linear  $i_{out}=f(v_{id})$  conversion, if we impose that a=k/2.

It must be noted from (8) that the range of the input voltage has increased by  $\sqrt{2}$ , in comparison to the circuit using non-adaptive current; this results in an increase of the large signal handling capability for 1% THD (Total Harmonic Distortion) of approximately 11dB [1].

#### C. Generation of adaptive bias current

The simplest way to generate a signal-dependent bias current proportional to the square of the input voltage signal as described by (6) is to use the square law model of MOS saturated transistors. This law was shown in (2); starting from the differential transistor pair in Fig. 1a in which we replace the bias current source at the common source node with a constant voltage source, we obtain the circuit shown in Fig. 1b. Writing the gate-source voltage as in (9) and assuming that the two transistors are perfectly matched and that the input signal is fully balanced around a common-mode voltage ( $V_{CM}$ ), we derive that the sum of the two drain currents depends on the square of the input differential voltage; this relationship is shown in (10).

$$\begin{cases} v_{GS1} = V_{CM} + \frac{v_{id}}{2} - V_S \\ v_{GS2} = V_{CM} - \frac{v_{id}}{2} - V_S \end{cases}$$
(9)

$$I_{sum} = I_{d1} + I_{d2} = 2K(V_{CM} - V_S - V_{th})^2 + \frac{K}{2}v_{id}^2$$
(10)

By comparing (10) with (6), the two equations are equal provided that:

$$\begin{cases} I_{bias} = 2K(V_{CM} - V_s - V_{th})^2 \\ a = \frac{K}{2} \end{cases}$$
(11)

 $<sup>|</sup>V_{id}| \leq \sqrt{\frac{2I_{bias}}{k}}$ (8)

<sup>&</sup>lt;sup>2</sup> Taylor development around the operating point where  $v_{id}$ =0.



Fig. 2. Differential cross-coupled squarer

In (10) and (11), *K* stands for the transconductance parameter of the voltage pair in Fig. 1b. Another commonly used circuit for the generation of adaptive currents is shown in Fig. 2; it is based on two unbalanced differential pairs, with the inner pair transistors *n* times larger than the other transistors. In comparison to the previous circuit, this configuration increases the linearity of the quadratic equation by eliminating most of the third order harmonics of the adaptive current [1], [2], [3]. If we assume that all the transistors are operating in the saturation region, the sum of the two drain currents  $I_{d1}$  and  $I_{d2}$  is given by:

$$I_{d1} + I_{d2} = 2I_{bias} + 2K \frac{n(n-1)}{(n+1)^2} v_{id}^2 \quad (12)$$

under the condition that:

$$\left|v_{id}\right| \le \sqrt{\frac{n+1}{n} \frac{I_{bias}}{k}} \tag{13}$$

Comparing (12) to (10) we obtain that the following relationship must hold between the equation parameter *a* and the transconductance K of transistors  $M_1$ - $M_4$  from the circuit in Fig. 2:

$$a = 2K \frac{n(n-1)}{(n+1)^2}$$
(14)

In what follows the two methods described above are used for the generation of adaptive currents that are further applied as bias currents to differential pair transistors.

#### III. COMPLETE ADAPTIVELY BIASED TRANSCONDUCTOR CELLS

The complete transconductor circuit that is made of the two current and voltage-biased pairs shown in Fig. 1a and b is presented in Fig. 3; the transistor pair  $M_3M_4$  generates the voltage dependent bias current that is applied at the common source node of the differential pair  $M_1M_2$ . Neglecting nonidealities of the square-law model of the transistors, from (11) we



Fig. 3. Adaptively biased transconductor using the squarer circuit

obtain that the nonlinear term in equation (7) is cancelled when  $M_1$ - $M_4$  are matched. However, mobility reduction in the channel of transistors  $M_1$ - $M_4$ determines third order distortions that reduce the linearity of the circuit.

The effect of this mobility reduction can be modeled by:

A

$$\mu = \frac{\mu_0}{1 + \theta (v_{GS} - V_{th})} \tag{15}$$

where  $\mu$  defines the surface mobility,  $\mu_0$  is the zerofield carrier mobility and  $\theta$  is the carrier mobility degradation factor. Including these effects, (7) becomes:

$$i_{out} = \pm v_{id} \sqrt{2I_{bias}k} \sqrt{1 - \frac{k - 2a}{2I_{bias}} v_{id}^2} - (16)$$
$$- \theta v_{id} \left[ I_{bias} - (K - a) v_{id}^2 \right]$$

Writing the MacLaurin series of the previous equation (only the third harmonic is shown), we obtain the transfer function:

$$i_{out} = \left(\sqrt{2I_{bias}K} - \theta I_{bias}\right) v_{id} - \left[\sqrt{\frac{K}{8I_{bias}}} (K - 2a) - \theta (K - a)\right] v_{id}^{3}$$
(17)

This equation clearly indicates a deviation from the relationship given in (7) due to mobility degradation; we obtain that mobility reduction introduces third order harmonics and also a decrease of the small signal transconductance. Imposing that the third order term cancels, we compute that the optimum value for a is:

$$a = K \left( \left( \theta - \sqrt{\frac{K}{8I_{bias}}} \right) \middle/ \left( \theta - \sqrt{\frac{K}{2I_{bias}}} \right) \right) \quad (18)$$



Fig. 4. Cross coupled adaptively biased transconductor

This new value for a is less than K/2 (see (11)); using level 7 SPICE transistor models, the previous equation provides a value of a=K/2.32, for a bias current of 200µA; V<sub>s</sub> was chosen 400mV, the supply voltage is 1.8V with the common mode voltage 1.2V and the channel geometrical parameters for transistors M1-M4 are 10µm/1µm. Fig. 5 shows the measured performance of the complete transconductor cell; the percent nonlinearity measured as total harmonic distortion is plotted versus the differential input voltage (peak-to-peak). An important improvement in linearity may be observed in Fig. 6 (curves A and B) after taking into account the effects of mobility reduction with the value of a estimated by (18). The above analysis assumes that a perfect quadratic bias current can be generated, according to the expression predicted by (10). While good linearity performance can be obtained with the circuit described above, its main penalty is the frequency response [2]; this is caused by the current mirrors that are used to propagate the adaptive current to the common source node of M<sub>1</sub>M<sub>2</sub>.

An alternative to this implementation that makes use of the squarer circuit presented in Fig. 2 is discussed further. The complete transconductor cell is shown in Fig. 4. Instead of the current mirrors we used an additional transistor and two current sources to deliver the summed squared current of M<sub>1</sub> and M<sub>2</sub> from point A to point B. According to (11), if we choose a=K/2we obtain from (14) that n=2.155. This is the optimum value for n in order to eliminate the nonlinear component from the differential output current. Mobility reduction has not been taken into account in this analysis. Instead of using current mirrors, this circuit uses an additional transistor  $(M_5)$ and the two current sources that generate the current  $bI_{bias}$ . It can be shown [1] that a value of b>4n/(n+1) is needed to maintain transistor V<sub>ref.p</sub> conducting over the input range given by (13). Replacing (12) in (7), with n=2.155 we obtain the transfer function of the circuit described above:

$$i_{out} = i_{d6} - i_{d7} = \pm 2\sqrt{KI_{bias}}$$
 (19)





The small signal transconductance is now  $\sqrt{2}$  times the value from the previous circuit, due to the DC bias current which is twice as much, as shown in (12). For *b* chosen equal to 4, the gate source voltages of transistors M<sub>1</sub>-M<sub>7</sub> are equal. For this value of *b*, the circuit described in Fig. 4 was simulated and the THD versus differential input voltage is plotted in Fig. 6. Compared to the previous implementation, this circuit offers an improved voltage range over which the nonlinearity is maintained bellow 1%. Also, the frequency response is improved since no current mirrors are needed to propagate the adaptive current to the common source node of the differential pair.

#### IV. FILTER IMPLEMENTATION

The basic cell of the filter designed to demonstrate the high linearity of the transconductor cells discussed in the previous sections is shown in Fig. 7; the entire filter is constructed of three such  $g_m$ -C biquads in cascade, each biquad based on the  $g_m$  cell shown in Fig. 4. The adaptive biasing technique was used to linearize the transconductor cells. This filter is intended to be the IF (intermediate frequency) filter in a digital-IF wireless receiver with the IF stage at 50 MHz. A folded cascade was used as load to the basic cell in Fig. 4 as it ensures reasonably high output resistance; for an integrator constructed with one  $g_m$ 



Fig. 7. Transconductor-based differential second-order section

cell loaded with this output stage and a load capacitor of 5 pF, the measured DC gain is of approximately 34 dB, while the phase shifts from -89° at 200 kHz and -91° at 420 MHz. Q-compensation techniques to boost the DC gain were not used, although negative resistor cells (gm-based resistors) connected at the output of each transconductor cell may be used [5]. The gain of the 6<sup>th</sup> order, 0.1 dB, Chebyshev band-pass filter was set to 0 dB, the central frequency at 50 MHz, with a bandwidth of 5 MHz (Q=10). All the simulations were performed using SPICE, with Level 7, 130nm CMOS transistors. The filter draws 2.8 mA from a 3 V power supply. The linearity of the filter was determined using the "equivalent 3<sup>rd</sup> order input Intercept Point", IP<sub>3</sub>; the measured value of the IIP<sub>3</sub> is of -6.5 dBm. Compared to other results (in [17] and in [18] the measured values are of -9.2 dBm and -8 dBm, respectively), this value indicates that the adaptive bias approach offers an improvement in terms of linearity.

#### V. CONCLUSIONS

The concept of adaptive biasing has been discussed in the context of increasing the linearity domain for transconductor cells. Two complete circuits have been presented and their performance in terms of linearity has been discussed and compared. The adaptive biasing method discussed was used to design a very linear CMOS filter using transconductor cells. The designed IF filter intended for use in the intermediary stage of a wireless receiver features high linearity (measured in terms of  $3^{rd}$  order Intercept Point), as required to implement high performance transceiver front-ends.

#### V. REFERENCES

[1] C. Ioumazou, F. J. Lidgey, D. G. Haigh, "Analogue IC design: the current-mode approach", IEEE Circuits and Systems Series 2, 1990.

[2] Scott T. Dupuie, Mohammed Ismail, "*High Frequency CMOS Transconductors*", IEEE Circuits and Systems Series 2, 1990, pp. 181-237.

[3] Lelia Festila, "Circuite Integrate Analogice", 2<sup>nd</sup> volume, Casa Cartii de Stiinta, 1999.

[4] B. Pankiewicz, J. Jakusz, S. Szczepanski, "A 27 MHz Fully Balanced OTA-C Filter in 2µm Technology" in "Mixed Design of Integrated Circuits and Systems", Kluwer Academic Publishers, 1998

[5] S. Szczepanski, J. Jakusz, R. Schaumann, "A Linear Fully Balanced CMOS OTA for VHF filtering applications", IEEE Transactions on Circuits and Systems – II, vol. 44, No. 3, 1997

[6] R. Schaumann, M. E. Van Valkenburg, "Design of Analog filters", pp. 603-653, Oxford University Press, 2001

[7] M. Engels, F. Henkel, "*RF Frontend Architectures and Circuits for Multi Mode Operation*", E2R Workshop on Reconfigurable Mobile Systems and Networks Beyond 3G, Barcelona, September 2004

[8] L. – J. Pu, Y. P. Tsividis, "Transistor-Only Frequency Selective Circuits", IEEE Journal of Solid-States Circuits, volume 25, no. 3, June 1990

[9] R. Schaumann, M. E. van Valkenburg, "Design of Analog Filters", Oxford University Press, 2001

[10] C. Guo, C. – W. Lo, Y. – W. Choi, I. Hsu, T. Kan, D. Leung, A. Chan, H. Luong, "A Fully-Integrated 900-MHz CMOS Wireless Receiver with On-Chip RF and IF Filters and 79-dB Image Rejection", Symposium on VLSI Circuits 2000, Hawaii, USA, pp. 238-241, June 2000

[11] R. Arefi, "Requirements on Receiver Linearity", IEEE 802.16 Broadband Wireless Access Working Group internal document, IEEE 802.16cc-99/33, 1999

[12] R. Wunderlicht, R. Frieg, A. Dollberg, K. Schumacher, "Self-Calibrating Linear OTAs exemplified in a Current Mode ADC", University of Dortmund, Germany, 2004

[13] R. Harjani, R. Heinke, F. Wang, "An Integrated Low-Voltage Class AB CMOS OTA", IEEE Journal of Solid-State Circuits, volume 34, no. 2, February 1999

[14] J. Oehm, "Linearer OTA-Verstarker", German Patent no. P 29716710.3

[15] X. W. Zhang, M. F. Li, U. Dasgupta, "Low Voltage Linear OTA With Rail-to-Rail Differential Mode Input Signal Capability", IEEE Proceedings, ICECS, Cyprus, 1999

[16] R. Wunderlich, J. Oehm, A. Dollberg, K. Schumacher, "A Linear Operational Transconductance Amplifier with Automatic Offset Cancellation and Transconductance Calibration", IEEE Proceedings, ICECS, Cyprus, 1999

[17] A. Chan, D. Johns, "A 5<sup>th</sup> order GM-C Filter in 0.25um CMOS With Digitally Programmable Poles & Zeros", IEEE Journal of Solid State Circuits, 0-7803-7448-7/02, 2002

[18] C. Mensink, B. Nauta, H. Wallinga, "A CMOS Soft-Switched Transconductor and Its Applications in Gain Control and Filters", IEEE Journal of Solid-State Circuits, 0018-9200/97, 1997 Seria ELECTRONICĂ și TELECOMUNICAȚII TRANSACTIONS on ELECTRONICS and COMMUNICATIONS

Tom 51(65), Fascicola 1, 2006

# Log-Domain multipliers for VLSI architectures

Lelia Feștilă<sup>1</sup>, Robert Groza<sup>1</sup>, Lorand Szolga<sup>1</sup>, Sorin Hintea<sup>1</sup>

Abstract – We propose new modular configurations for one-, two-, and four quadrant multipliers in order to be used in large dimension circuits, like analog support vector machines or neural networks. Some investigations on these structures are made taking into account the real configurations and parameters of transistors in BiCMOS technology. We also underline the advantage of using such modular structures for high frequency large dimension circuits.

Keywords: Log-Domain, analog multiplier, VLSI architecture

## I. INTRODUCTION

In analog computation and signal processing there are many cellular architectures that have to perform weighted sums with controllable or adaptive weights or sums of products of signals. Such examples are artificial neural networks, cellular nonlinear networks or support vector machines whose decision function is based on vector products. All of these circuits have to perform a large amount of calculations, therefore demands in area, power and high frequency operations usually appear.

As example for a SVM classifier [6] a test vector

$$\mathbf{x} = \left[x_{1}, \dots, x_{N}\right]^{T} \tag{1}$$

and M support vectors

$$\mathbf{x}_{i} = \left[x_{i1}, \dots, x_{iN}\right]^{T}, i = 1 \dots M$$
(2)

are given. Using kernels based on vector products a decision function has to be determined:

$$y = \operatorname{sgn}\left(\sum_{i}^{M} a_{i} y_{i}\left(\sum_{i}^{N} \mathbf{x}_{ij} \mathbf{x}_{j}\right) + b\right)$$
(3)

Coefficients  $a_i$  and the bias term b are known from the learning process and  $y_i$  are the positive or negative labels of SV's i. Resulted label y corresponds to the test vector of features, which is positive classified if  $y \ge 0$ . A possible structure of such a classifier is given in Fig. 1 [1].



Fig. 1 Block diagram of a cellular SVM classifier with multiplying law:  $(x_k x_{kj})$ k = 1,...,N; j = 1,...,M;N – vector length M – SV number

The main cell in this schematic type is the multiplier. For summation we preferred to use current mode circuits and in the following we consider currents at input and output of multiplying cells.

Because the implementation of SVM classifiers needs high power, high speed, high densities, we thought to extend log-domain design [4] in this area because it is very appropriate for such requirements.

The very simple structure and the possibility of controlling their parameters are also very attractive for using this design.

Until now the log-domain was used for linear circuits [2] [3] [4] [5]. We have realized a modular nonlinear cell library for such tasks [4]. The principial architectures proposed in this paper for one-, two- and four quadrant multipliers were proved by simulations taking into account bipolar and BiCMOS technology. In this paper BiCMOS schematics are considered because they give the best results.

<sup>&</sup>lt;sup>1</sup> Facultatea de Electronică, Telecomunicații și Tehnologia Informației, Catedra Bazele Electronicii Str. Barițiu Nr. 26, 400027 Cluj-Napoca

## II. ONE QUADRANT MULTIPLIER/DIVIDER

The function

$$i_{out} = \frac{i_x i_y}{i_{REF}}$$
(4)

can be simply obtained with a log-domain amplifier if the two signals are one-directional [4].



Fig. 2 a) and b) show such structures.





# Fig. 2 One quadrant log-domain amplifiers: a), b) schematics

Modules **In** in Fig. 2 accept a positive input  $I_X$  and a reference current  $I_{REF}$ . The inputs in the **e** cells can be either positive  $I_Y$  (Fig. 2, a) or negative (- $I_Y$ ) (Fig. 2, b). We took as reference the positive input and output directions as the arrow show in Fig. 2, a) and b). Multipliers operate in one quadrant. For Fig. 2, a) as an example we can write:

$$v^{+} = V_{A} \ln \frac{I_{X}}{I_{REF}}; I_{out} = I_{Y} e^{\frac{v^{+}}{V_{A}}}; V_{A} = 2V_{T}$$
 (5)

$$\Rightarrow I_{out} = \frac{I_{\chi}}{I_{REF}} I_{\chi} \tag{6}$$

For Fig. 2 a) the simulated dc transfer characteristics and the time diagrams are shown in Fig. 3.



Fig. 3 a) DC transfer characteristic of one quadrant multiplier; b) time diagram for  $I_{REF}=10\mu A$ ,  $I_X=(10+10sin2\pi100kt)\mu A$ ,  $I_Y=(5+5sin2\pi5kt)\mu A$ 

For Fig. 3 a), current  $I_X$  is positive [0,10uA], current  $I_Y$  is also positive and takes the values 11uA, 15uA, 20uA,  $I_{REF}$  is equal to 10uA.

Fig. 4 a) and b) show the symbols of each module **In** and **e** respectively.



Fig. 4 One quadrant modular log-domain multiplier symbols: a) Ix>0, Iy>0; b) Ix>0, Iy<0

It is worth to put relation (6) in the form I

 $I_{out} = I_x \frac{I_y}{I_{REF}} = A(I_y)I_x$  so it can be seen why this

circuit can also be considered as a current controlled current amplifier (Fig. 3, a).

# III. TWO QUADRANT MULTIPLIERS

Fig. 5 shows the proposed two-quadrant multiplier. The input  $I_X$  is one-directional, the input  $i_y$  is bidirectional.



Fig. 5 Two quadrant multiplier

$$|i_{y}| < I_{REF}; I_{REF} > 0; A(i_{y}) = \frac{(I_{REF} + i_{y})}{I_{REF}}$$
 (7)

$$I_{out} = A(i_{y})I_{x} - I_{x} = \frac{I_{x}i_{y}}{I_{REF}}$$
(8)

We simulated the circuit. The dc transfer characteristics of this multiplier is shown in Fig. 6 a) and a time diagram in Fig. 6 b):





For this type of multiplying cell we proposed the circuit given in Fig. 7.



Fig. 7 Four-quadrant multiplier

The input signal  $i_1$  is applied in opposite direction over a biasing current I at the input of two current amplifying paths, having the gains  $(i_2+I)/I$  and  $(-i_2+I)/I$  respectively. Current  $i_2$  is the second bidirectional signal.

These currents,  $i_1+I$  and  $-i_1+I$   $(i_2+I, -i_2+I)$  were obtained by the circuit from Fig. 8:



Fig. 8 Circuit for sum and difference

The input and output signals are presented in Fig. 9:



Fig. 9 Input and output signals from Fig. 8

The constant component of the sum of the output currents is cancelled by a current sink also realized with an **e** cell.

For proving the validity of the circuit some time diagrams resulted in simulations are given in Fig. 10. The simulated circuit is given in Fig. 15. Each input signal is a sinusoidal one,  $i_1=(5\sin 2\pi 5*10^3 t)\mu A$  and  $i_2=(5\sin 2\pi 100t)\mu A$ ,  $I_{REF}=10\mu A$ .



In Fig. 11 the magnitude spectrum of the output current signal for the proposed four-quadrant multiplier shown in Fig. 7 is presented.



Fig. 11 Magnitude spectrum of the output current for the four-quadrant multiplier

The output current is of the form:

$$i_{out} = \frac{2i_x i_y}{I} \tag{9}$$

Fig. 12 gives the dc transfer characteristic for:  $i_x \in (-9\mu A, 9\mu A), I_{REF} = 10\mu A,$ 



Fig. 12 DC transfer characteristics for the fourquadrant multiplier

We made also some THD computing and the results are shown in Fig. 13,a,b,c for different bias currents:  $1\mu A$  (Fig. 13, a),  $10\mu A$  (Fig. 13, b) and  $100\mu A$  (Fig. 13, c). We compared the results with the THD results obtained for a classical Gillbert cell (Fig. 14, a). For the log-domain multiplier cell we consider three bias current values because for log-domain circuits the bias current is used for changing the cut-off frequency of the circuit. For higher bias current we have higher cut-off frequencies of the multiplier.





Fig. 13 THD characteristics for different bias currents: a)  $I_{REF}=1\mu A$ , b)  $I_{REF}=10\mu A$ , c)  $I_{REF}=100\mu A$ 

The diagrams show that for a THD  $\leq 5\%$  we can increase the input current to about 30% I<sub>REF</sub> if I<sub>REF</sub>=1µA, 80% I<sub>REF</sub> for I<sub>REF</sub>=10µA and 60% I<sub>REF</sub> for I<sub>REF</sub>=100µA. In the case of Gillbert cell as Fig. 14, b shows the input voltage can reach only about 50% V<sub>T</sub> in order to have a THD  $\leq 5\%$ .





Fig. 14 Gillbert cell: a) Schematics b) THD characteristics

In Fig. 15 we have the simulated circuit in SPICE. All circuits were simulated in SPICE using BiCMOS transistor models from National Instruments.

#### V. REMARKS

The proposed multiplying cells open new directions of applications of log-domain design. We proposed this modular structure in order to be used in analog SVM classifiers and also in neural networks. This analog cells offer simplicity, low area, low voltage and high frequency and can be a good alternatives in VLSI analog modular design.

#### REFERENCES

[1] Mihaela Cîrlugea, Lelia Feştilă, Fazakas Albert: Considerations About Hardware Architectures of SVM Classifiers, Inter-Ing 2005, Targu Mures, Romania, 2005, pp.691-696

[2] Mahattanakul, Ch. Toumazou – Modular Log-Domain Filters based upon Linear Gm-C Filter Synthesis, IEEE Trans. On CS I, No. 12. 1999, pp. 1421-1430

[3]L. Feştilă, R. Groza, A. Fazakas, M. Cîrlugea, S. Hintea – A Log-Domain Circuit Design Method Based on  $F^{-1}NF$  Models, Buletinul Şiințific al Universității "Politehnica" Timişoara, Tom 49(63), Fasc.1 2004, pp.136-141

[4] Lelia Feştilă, Robert Groza, Mihaela Cîrlugea, Fazakas Albert: A Systematic Design of Log-Domain Filters, Acta Tehnica Napocensis, vol. 46, nr. 2, 2005, Cluj-Napoca, Romania, pp.49-56

[5] G.W. Roberts, V. W. Leung – Design and Analysis of Integratorbased Log-domain Filter Circuits, Kluwer Academic Publishers, Boston, 2000

[6] R. Genov, S. Chakrabartty, and G. Cauwenberghs, "Silicon support vector machine with on-line learning," *Int. J. Pattern Recognition Artificial Intell.*, vol. 17(3), pp. 385–404, 2003. Seria ELECTRONICĂ și TELECOMUNICAȚII TRANSACTIONS on ELECTRONICS and COMMUNICATIONS

Tom 51(65), Fascicola 1, 2006

# Methodology of Algorithms Design and Methods Using in Predictive Diagnostic System

Zdenek Machacek<sup>1</sup>, Vilem Srovnal<sup>2</sup>

Abstract – A paper deals with analysis and development of complex methods and algorithms for evaluation designed and measured signals of predictive diagnostic system. The design and the solution of system are original and an embedded system with a digital signal processor DSP is important control unit. The paper is composed of suitable algorithms design for measured signal processing. The developed system is designed for education and development at Department of measurement and control, VSB-TU Ostrava, further the system is available for a commercial industrial utilization. By described methods and algorithms implementation to the system, there is arisen unique instrument for predictive diagnostic of monitored mechanical devices.

Keywords: embedded system, predictive diagnostic system, signal analysis, digital signal processing

# I. INTRODUCTION

Today, signal processing and signal analyses in embedded systems are a much evolved and interesting research area. There are many methods and possibilities for utilizing this theoretical and practical knowledge. Signal processing applications and development are affected by modern computers and electronics. A modern automated diagnostic and maintenance system is one of a sphere, where we can utilize new signal processing and computer possibilities. The modern automated diagnostic and maintenance system guarantees and increases stability and the economic efficiency of monitored devices.

# II. SPECIFIC AUTOMATED DIAGNOSTIC SYSTEM DESIGN

Specific automated predictive diagnostic and maintenance system is developed for improvement of today's instruments for diagnostic of mechanical devices. This system manner is based on the data of the real states of monitored devices. So this allows the predicting of possible system events and problems. The diagnostic system executes signal measuring, diagnostic methods and signal analysis for the detection of real states of monitored devices or for the detection impending danger failures or device damage. The automated diagnostic system is composed of sensors, which scan mainly device vibrations and device noises, rotation speed, movement values, device temperatures, fluid states and other areas. These measured data and signals are analyzed by a user or automatically. Monitored devices are controlled pursuant to analysis results of system states. The predictive diagnostic system is composed of these basic function parts:

- Automated user system
- Embedded system
- Sensors
- Monitored mechanical devices



Fig.1. Automated system function blocks

<sup>&</sup>lt;sup>1,2</sup> VSB- Technical University of Ostrava, Department of Measurement and Control, Faculty of Electric Engineering and Computer Science 17.listopadu 15, Ostrava- Poruba, Czech Republic, <u>zdenek.machacek@vsb.cz</u>, <u>vilem.srovnal@vsb.cz</u>

The automated user system is basically used for visualization, state monitoring, data transfer, the user interface, and connected embedded system control. This system is created in the programming environment Delphi 7. The program runs on the personal computer. This comfortable user environment of the developing system is designed for various embedded control systems. It enables selectable system parameter possibilities. The automated user system is created like a operating user program. This program is customized for comfortable user control and it is very well suited for data measuring and the analysis from embedded systems. The communication with embedded systems has to be fast enough and very safe. For real-time data computation communication is a very important and indispensable problem. This automated diagnostic system is customized for serial RS232 and wireless communication. The industrial communication can be very easily implemented to this automated user system, because communication protocol is able to edit and customized. The programs basic screen is composed of these easy common user components:

- user menu is placed on the top of the program screen. There are selectable parameters of data measuring and analysis obtained from the embedded system. The selectable parameters appertain to peripheries, communication protocols, data sequences, sensors, limits and alarms, system reactions, signal analyses, computations, prediction, and files. Furthermore, there are program help and the finish item.
- **rapid icons** are often used, and important data parameters settings. There are placed under the user menu. These icons make easier and faster user control.
- graphical sheets are several sheets with one, two or three graphs. Inside of graphs are measured or computed data, which are sent from the embedded control system. They are placed in the middle of the program screen.
- graphical setting items are for user data graph definitions. These items are placed on the right side of the program screen. The program user can define the name of the graph sheet, the number of the graph, data from the sensor, data computation, characteristic and analysis, the alarms and limits, the defined interconnection. So, all these user settings are determined for the displayed graph.
- **parameters of displayed data** are placed under the graphical setting items. Information about just active graphical sheet is displayed. The information is about the graphs of the active sheet. There is information about the sensors, the data computations, the data characters, the alarms, the limits and prediction methods.



Fig.2. Automated user system function blocks

An embedded system is control system for fundamental calculations and algorithms execution. The embedded system is special purpose computer system, which is encapsulated and housed on a single microprocessor board. This system performs predefined tasks and it has specific requirements. It is of a contrary character to personal computers. The embedded systems often obtain a memory, a slower processor and needed interfaces. It guarantees lower cost and smaller power consumption. Programs often have to run with real-time and application-specific integrated circuit limits. Designers use assemblers, compilers, debuggers to develop the embedded system.

In developing a project, the embedded system contains a DSP digital signal processor for process and signal computation. This new improvement of the diagnostic system design is very powerful and it could control devices better and faster than the old ones. Thanks to this embedded system, we can automatically monitor values, execute, analyze, monitor the equipment state, and react to system operation. For modern applications, it is necessary to process complex computations in a very short time (RT - real time). So for processing, the digital signal processor DSP is mostly suitable.

DSP is a Harvard architecture processor with special features. The architecture enables using a more system buses for the data and instruction transfer inside processor. DSP is RISC (Reduce Instruction Set Computer) processor type. One of DSP special features is Pipe-lining. It means, they process more instructions in the one instruction cycle. It enables using special MAC instructions for filtering.

For this project is used the digital signal processor MOTOROLA DSP 56F805. Maximum core frequency is 80MHz, and 8MHz crystal. The program memory is internal FSRAM 64K x 16 bits and 64K x 16 bits is a data memory. It is 16 bit processor with a sufficient performance and a number of peripheries. For programming, there is the development software -Code Warrior - transparent and comfort programming in C and Assembler languages.



Fig.3. Diagnostic system structure of analysis and signal evaluation

## III. ALGORITHMS AND ANALYSES FOR MEASURED SIGNAL DIAGNOSTIC

Algorithms and analysis methods are used for signal diagnostic. This signal is measured on the monitored mechanical device. Results from these analyses are used for mechanical device state detection and for prediction of impending failures. Analyses of signal are computed in time and frequency domain. Measured signals are scanned from the monitored devices in the real-time. These values can be processed by various analysis methods to the applicable results. There are used statistical analyses and computations, too. The analyses methods enable the performance these basic functions in the developing diagnostic system:

- determine impending failures
- detect part of a device, where is failure
- estimate the average time of failure starting
- inform about real system states
- predict device states problems

The measured continuous-time signal is filtering by an Antialising filter for a correct data conversion. Modified signal is sampled to discrete-time signal w[n] for following computer processing. The last operation with signal is quantization. The data from signal are moved to the embedded system after the signal modification.



Fig. 4. Example of the measured signal in time domain

The data representing measured signal are processing by algorithms and analysis methodology in the embedded system. The analyses methods usable for this developing automated diagnostic and maintenance system are:

time domain signal analyses

This analyses type depends on the whole signal bandwidth in a time domain. The time signal analyses are much easer then frequency signal analyses. A results evaluation is almost based on specified critical values, which have not to be exceeded. The time signal analyses are:

- immediate signal value – detection of maximal or minimal values in a signal w[n] train. Limit transcendence can detect the monitored device states.

$$w_{MINIMUM} \le w[n_i] \le w_{MAXIMUM} \tag{1}$$

- **statistical algorithms** – detection of statistical values of signal *w*[*n*], where *N* is a number of samples. These algorithms are used for computation of these parameters of the measured signal:

Mean value 
$$w_{str} = \lim_{N \to \infty} \frac{1}{N} \sum_{n=-N/2}^{N/2} w[n] \quad (2)$$

Effective value 
$$w_{ef} = \sqrt{\lim_{N \to \infty} \frac{1}{N} \sum_{n=-N/2}^{N/2} w^2[n]}$$
 (3)

Dispersion 
$$\sigma^{2} = \lim_{N \to \infty} \frac{1}{N} \sum_{n=-N/2}^{N/2} (w[n] - w_{str})^{2}$$
 (4)

Mean power 
$$P = \lim_{N \to \infty} \frac{1}{N} \sum_{n=-N/2}^{N/2} w^2[n]$$
(5)

Function utilizing of the statistical algorithms in a time domain analysis is an Autocorrelation function  $R[\kappa]$ . The Autocorrelation function describes coupling signal values in a time. This function is used for a signal noise removing and a harmonic and periodic signal elements emphasis. Information about phase of the signal harmonic elements is lost.

$$R[\kappa] = \lim_{N \to \infty} \frac{1}{N} \sum_{n=-N/2}^{n=+N/2} w[n]w[n+\kappa] \qquad (6)$$
  

$$\kappa = ..., -2, -1, 0, 1, 2, ...$$

**Time domain diagnostic methods** usually used for monitoring of the mechanical devices are:

- Crest factor the rate of effective signal value (PEAK) and maximum signal value (RMS) – PEAK/RMS. This analysis is sensitive to the mechanical failures already in the beginning.
- Curtosis factor a statistical signal analysis of normal Gaussian distribution and the value of acuteness observation.

## - frequency domain signal analyses

This analyses type is more precise. We can observe just a part of the signal bandwidth in a frequency domain. By this analysis, the fault can be located and it can be specified why it was happened, the phase and amplitude spectrum of the signal can be also traced, of course, if there is used a complex signal transform. In the case that some part of the signal is periodic, the Fast Fourier Transform (FFT) is used for converting the signal from the time to the frequency domain. Of course, these analysis methods are more sophisticated and it obtains more advantages but it is more the time consumption compares to the time analysis methods.

**Discrete Fourier Transform** (DFT) converts discrete-time signal w[n] from a time domain to a frequency domain. Result of transformation is N complex coefficients  $W_k$  of Fourier series, which represent frequency domain of the signal. Relations of direct and inverse Discrete Fourier Transform are:

$$W_{k} = FR\{w[n]\} = \sum_{n=0}^{n=N-1} w[n] \cdot e^{-j2\pi n \frac{k}{N}}$$

$$w[n] = FR^{-1}\{W_{k}\} = \frac{1}{N} \sum_{k=0}^{k=N-1} W_{k} \cdot e^{j2\pi n \frac{k}{N}}$$

$$n = \langle 0, N-1 \rangle$$

$$k \in \langle 0, N-1 \rangle$$
(7)

An amplitude spectrum is even function. It is composed of coefficients  $W_k$  by relation:

$$FR |W| = \{|W_k|\} = \{\sqrt{\operatorname{Re}\{W_k\}^2 + \operatorname{Im}\{W_k\}^2}\} \quad (8)$$

Relation between samples and frequency of the signal is equal:

$$f = \frac{k \cdot f_s}{N} \tag{9}$$

Where fs is sampling frequency of the timediscrete signal and N is number of the signal samples used for Discrete Fourier Transform computation.



A phase spectrum is composed of coefficients  $W_k$ and it is odd function. The phase spectrum is defined by relation:

$${}^{FR}\left|\theta\right| = \left\{\theta_{k}\right\} = \left\{\operatorname{arctg}\frac{\operatorname{Im}\left\{W_{k}\right\}}{\operatorname{Re}\left\{W_{k}\right\}}\right\}$$
(10)

A power spectrum is composed of coefficients  $W_k$  by relation:

$${}^{FR}P = \left\{ \left| W_k \right|^2 \right\} = \left\{ \operatorname{Re}\left\{ W_k \right\}^2 + \operatorname{Im}\left\{ W_k \right\}^2 \right\}$$
 (11)

**Fast Fourier Transform** (FFT) algorithm is used for faster analysis computation compare to Discrete Fourier Transform (DFT). Number of the signal samples has to be choose by relation  $N=2^m$ , where *m* is integral positive number. Transformation from time to frequency domain and its inversion is given by numbers of multiplications and additions used for transfer:

DFT for N samples of discrete-time signal  $w[n] - N^2$  additions and  $N^2$  multiplications.

FFT for  $N=2^m$  samples of discrete-time signal w[n] - m.N additions and  $\frac{m \cdot N}{2}$  multiplications.

Windows Function (weight function) damps inaccuracy of the frequency signal spectrum computation. Good localization of a measured signal w[n] in time interval accordant with samples number N raises accuracy of the results. Modified signal  $w_A[n]$  by Windows function  $w_O[n]$  is equal:

$$w_{A}[n] = w_{O}[n] \cdot w[n]$$
(12)

Basic used widows functions are:

- Rectangular Windows function  $w_{O}[n] = \begin{cases} 1 & 0 \le n \le N_{O} - 1 \\ 0 & n < 0 \cup n > N_{O} - 1 \end{cases}$ (13)

- Hanning Windows function  $w_{o}[n] = \begin{cases} 1 - \cos\left(\frac{2\pi n}{N-1}\right) & 0 \le n \le N-1 \\ 0 & n < 0 \cup n > N-1 \end{cases}$ (14)



- Flat-Top Windows function

$$w_{o}[n] = \begin{cases} 1 - 1.98 \cos\left(\frac{2\pi n}{N-1}\right) + 1.29 \cos\left(\frac{4\pi n}{N-1}\right) & (15) \\ -0.388 \cos\left(\frac{6\pi n}{N-1}\right) + 0.0322 \cos\left(\frac{8\pi n}{N-1}\right) & 0 \le n \le N-1 \\ 0 & n < 0 \cup n > N-1 \end{cases}$$

Improvements of the frequency signal spectrum results can be obtain by the frequency signal spectrum modification. One of the improvement possibilities is **Frequency Spectrum Averaging**, which is equal with relation:

$$W_{k,K} = \frac{1}{K} \sum_{i=1}^{K} W_{k,i}$$

$$k = \langle 0, N \rangle$$
(16)

The second of the improvement possibilities is **Frequency Spectrum Overlaying**, which is completion of the Frequency Spectrum Averaging. Overlaying of the frequency spectrum improves results and failures eliminates by signal damping at the edge of measured data records. The Frequency Spectrum Overlaying is defined by percents of spectrum overlaying 50%,66.7%,75%.

$$\frac{N_P}{N} \cdot 100\% \tag{17}$$

**Frequency domain diagnostic methods** usually used for monitoring of the mechanical devices are:

- HF High Frequency Emission method the energy of vibrations in high frequencies is increasing as early as beginning failure of the monitored device.
- LIN a signal analysis is based on a wide frequency bandwidth 0,8Hz-16kHz. This analysis is very simple and computed quickly.
- LF Low Frequency Emission method a vibration speed signal analysis in a frequency bandwidth between 10 1000 Hz.
- Envelope analysis the complex method enables a very detailed detection and analysis. By this diagnostic method there is possible to dedicate part, type of failure, state failure. Theoretically every segment of a rotation device part and every other segment could be analyzed separately, because relative rotation speed of every part is different. The failures can be proved by different frequencies in measured vibration signal. Energy of an analyzed signal is increasing with failure execution especially in high frequencies. In this method, there are measured vibration impulses on a monitored device. The input measured signal is modified by a band-pass digital filter algorithm. Then it is possible to use the Fast Fourier Transform (FFT) for the failure type recognition. The vibration impulses in a signal aren't of a harmonic character. Usually they are modulating the other harmonic components with failure components in a signal on a carrier frequency.

# IV. EVALUATION ALGORITHMS

The evaluation algorithms enable determine actual state of monitored mechanical device and likewise it allows estimate impending monitored device states and failures. Parameters of the evaluation algorithms are set by user in the automated user system. The results of the signal analysis methods and the signal algorithms are an input data for evaluation algorithms. The developed evaluation algorithms are composed of Neural Network algorithms. The parameters of the Neural Network algorithms are adjustable by user and some parameters are set by studying signal analyses results from monitored device in diagnostic system learning state. Weight of the inputs and limits of neurons in the Neural Network are set by a training user. The presumption of the correct parameters setting of the Neural Network is to user's knowledge about monitored mechanical device behaviors and the possible device states. Likewise user has to know an estimate time to start device failure or some state from the first problems signifies.

# V. CONCLUSION

The specific automated diagnostic and maintenance system application has been developed for real-time and short time data measurement, communication, analysis, and reaction with the use of an embedded system. One of the major research targets is a system upgrading more accurate and faster diagnostics and maintenance computations. The solution of this problem could be predictive or improved control methods implementation. This is a very interesting and formidable task. It is necessary to use a complex mathematical theory and joint it with digital signal processing. For this, we will use a mathematical programming environment - Matlab Simulink and helpful Matlab toolboxes. This program runs on a personal computer PC. The signal processing toolbox is very helpful for Fast Fourier Transformation, various filters, correlation, statistical and other signal computations. By simulation in Matlab Simulink, we can verify measured and calculated real diagnostic system data with simulating data. By these computations, we could recognize the best methodology for the control and the diagnostic of a monitored device. Additionally, we can transfer these pieces of knowledge to the developing embedded system, to the developing program for the diagnostic and maintenance system. The evaluation algorithms allow automatically decide about actual monitored device state and allow automatically predict potential device states.

#### REFERENCES

[1] Tuma J.: Zpracovani signalu ziskanych z mechanickych systemu uzitim FFT. Sdelovaci technika. Praha. 1997. ISBN 80-901936-1-7

[2] Rorabaugh C.B.: *DSP Primer*. McCraw-Hill Companies. USA. 1999. ISBN 0-07-054004-7.

[3] Computer Science and Telecommunications Board. *Embedded Everywhere*. Washington DC. National Academy Press. ISBN 0-309-07568-8, 2001.

[4] Stranneby D. Digital Signal Processing DSP&Applications. Newnes. Great Britain. ISBN 0-7506-48112, 2000.

[5] Nevriva P. Analyza signalu a soustav. BEN. Praha 2000. ISBN 80-7300-004-0.

#### ACKNOWLEDGEMENT

The work and the contribution were supported by the project 102/05/0467 - Architectures of Embedded Systems Networks.

Seria ELECTRONICĂ și TELECOMUNICAȚII TRANSACTIONS on ELECTRONICS and COMMUNICATIONS

Tom 51(65), Fascicola 1, 2006

# Microwave planar band-pass filters using defected ground microstrip structures

Nicolae Militaru<sup>1</sup>, Marian Gabriel Banciu<sup>2</sup>, Teodor Petrescu<sup>1</sup>, George Lojewski<sup>1</sup>

Abstract – In this paper a study of some microwave microstrip band-pass filters using defected ground structures (DGS) is presented. It is shown that the presence of a slot in the ground plane can substantially enhance the electric coupling, or the electric part of a mixed coupling between two microwave resonators. This technique allows designs of tight couplings without the necessity of using very narrow coupling gaps. Based on the results of this study, a 4-pole cross-coupled planar microwave band-pass filter (BPF) with a slot in the ground plane was designed. Compared to a similar microstrip filter without defected ground, its simulated performances indicate some advantages.

Keywords: filter, cross-coupling, defected ground

# I. INTRODUCTION

Ground slots have many applications in microwave techniques. Slot antennas [1] and slot coupled antennas [2] have been continuously developed and are widely used in communications. The slot coupling is a convenient way to couple microstrip lines in multilayer circuits [3]. Moreover, stacked filters with slot coupled resonators can provide small-size filter solutions [4].

In this paper investigations on the effects of a ground slot on couplings between hairpin resonators are presented. A slot in the ground plane can enhance the electric coupling, or the electric part of a mixed coupling between two resonators. The above results were used in the design of a 4-pole cross-coupled planar microwave band-pass filter (BPF) with a pair of attenuation poles at finite frequencies, and with a slot in its ground plane.

# II. COUPLING CONFIGURATIONS

The configuration of the investigated microstrip defected-ground (DG) structures, presented in Fig.1., contains three dielectric layers. The microstrip circuit was designed on a FR4 dielectric substrate with a thickness of 1.6mm, a dielectric constant of 4.6 and a cooper metallization thickness of 0.035mm. On the top and bottom of the microstrip two air layers of

20mm thickness each were considered, for simulation purposes only.



Fig. 1. Geometry of the investigated microstrip DGS

For investigations, 16.6mm long and 12mm wide microstrip hairpin resonators were used, in order to develop applications for the 2.4GHz ISM frequency band. The ground slots are all rectangular, with lengths  $l_{\text{slot}}$  and widths w.



Fig. 2. Electric coupling configuration



Fig. 3. Magnetic coupling configuration

<sup>&</sup>lt;sup>1</sup> Facultatea de Electronică, Telecomunicații și Tehnologia Informației, Catedra Telecomunicații,

Universitatea POLITEHNICA din București, Bvd. Iuliu Maniu 1-3, 061071 București, e-mail militaru@munde.pub.ro

<sup>&</sup>lt;sup>2</sup> Institutul Național de Cercetare-Dezvoltare pentru Fizica Materialelor, Atomiștilor 105bis, 077125, Măgurele, jud. Ilfov, e-mail <u>gbanciu@infim.ro</u>

The slot length  $l_{\text{slot}}$  was of 12mm for the electric and magnetic coupling configurations, and 16.6mm for the mixed couplings. The width *w* was considered as a parameter, in order to study the effect of the ground slot on coupling between resonators.



Fig. 5. Type-II mixed coupling configuration

The geometries of the electric and magnetic coupling configurations are shown in Fig.2. and in Fig.3. The geometries of the type-I and the type-II mixed couplings are shown in Fig.4. and Fig.5. Here  $d_{el}$ ,  $d_{mg}$ ,  $d_{mixed1}$  and  $d_{mixed2}$  are the variable coupling gaps for the electric, magnetic, type-I and type-II mixed couplings, respectively.

## III. COUPLING COEFFICIENTS

The frequency responses of the coupling structures were obtained by using a method of moments (MoM) simulation software [5]. The coupling coefficient was calculated from the relation

$$k = \frac{f_{p2}^2 - f_{p1}^2}{f_{p2}^2 + f_{p1}^2},\tag{1}$$

where  $f_{p1}$  and  $f_{p2}$  are the two split-resonance frequencies [6].

Fig.6. shows the dependence of the electric coupling coefficient  $k_{el}$  on the gap  $d_{el}$  between resonators, for several widths *w* of the ground slot. As expected, the electric coupling coefficient  $k_{el}$  is increased by the presence of the defected ground slot.

As shown in Fig.7., the magnetic coupling coefficient  $k_{mg}$  is slightly larger, compared to the classical microstrip structure.



Fig. 6. Electric coupling coefficient, vs. coupling gap (in mm)



Fig. 7. Magnetic coupling coefficient, vs. coupling gap (in mm)

From Fig.8., it can be noticed that the presence of the slot leads to a significantly increased type-I mixed coupling coefficient  $k_{mixed1}$ .

For the electric and type-I mixed coupling coefficients versus the coupling gaps, a monotonic variation was obtained. However, for the type-II mixed coupling, a zero and a local maximum of the coupling coefficient  $k_{mixed2}$  versus gap occur. This behavior can be explained by the fact that the electric part of type-II mixed coupling has an opposite sign as its magnetic part. At small gaps  $d_{mixed2}$ , the electric part of the coupling is predominant. At larger distances, this part of the coupling decreases faster than the magnetic part; therefore, there is a gap where the two couplings cancel each other. At large distances, the magnetic coupling predominates.



Fig. 8. Type-I mixed coupling coefficient, vs. coupling gap (in mm)



Fig. 9. Type-II of mixed coupling coefficient, vs. coupling gap (in mm)

This behavior is in agreement with other previous results [7] obtained for microstrip resonators without slots in the ground plane.

The results shown in Fig.9. can be used in designing planar band-pass filters with topologies containing type-II mixed couplings.

# IV. BAND-PASS FILTER DESIGN AND SIMULATION

Based on the above results, a 4-pole cross-coupled planar microwave band-pass filter with a slot in the ground plane was designed. This band-pass filter meets the following specifications: a center frequency of 2400MHz, a frequency bandwidth of 168MHz, (a 3dB fractionary bandwidth of 7%), and a 4-th order Chebyshev response with a return loss of 20dB in the pass-band. The filter should exhibit two attenuation poles at the frequencies of 2232MHz and 2568MHz.

Using the procedure developed in [8] and an in-house developed program, the extended coupling matrix **M** was computed for a normalized band-pass filter having two attenuation poles at the normalized frequencies:

$$f_{z1} = \frac{1}{FBW} \left( \frac{f_1}{f_0} - \frac{f_0}{f_1} \right) \cong \frac{f_1 - f_0}{\Delta f} = -2$$
(2)

$$f_{z1} = \frac{1}{FBW} \left( \frac{f_2}{f_0} - \frac{f_0}{f_2} \right) \cong \frac{f_2 - f_0}{\Delta f} = 2$$
(3)

The obtained matrix,

|    | 0        | 0.371111 | 0.62138 | -0.62138 | -0.37111 | 0       |     |
|----|----------|----------|---------|----------|----------|---------|-----|
| M= | 0.371111 | -1.2872  | 0       | 0        | 0        | 0.37111 |     |
|    | 0.62138  | 0        | 0.6904  | 0        | 0        | 0.62138 |     |
|    | -0.62138 | 0        | 0       | -0.6904  | 0        | 0.62138 | (4) |
|    | -0.37111 | 0        | 0       | 0        | 1.2872   | 0.37111 |     |
|    | 0        | 0.37111  | 0.62138 | 0.62138  | 0.37111  | 0       |     |

corresponds to a transversal 4-th order canonical filter satisfying the specified requirements. Such a filter is almost impossible to be fabricated. However, starting from this **M** matrix, other **M'** matrices corresponding to some topologies suitable for filter realization can be derived, using similitude transformations [9]. Applying some properly chosen similitude transformations on the matrix (4), one gets:

$$\mathbf{M}^{\prime} = \begin{bmatrix} 0 & -1.02356 & 0 & 0 & 0 & 0 \\ -1.02356 & 0 & 0 & -0.87057 & -0.17046 & 0 \\ 0 & 0 & 0 & -0.76726 & 0.87057 & 0 \\ 0 & -0.87057 & -0.76726 & 0 & 0 & 0 \\ 0 & -0.17046 & 0.87057 & 0 & 0 & 1.02356 \\ 0 & 0 & 0 & 0 & 1.02356 & 0 \end{bmatrix}$$
(5)

The matrix (5) corresponds to a filter having a topology easy to be realized in the form of a planar band-pass filter, composed of four identical microstrip resonators. The layout of such a filter with four hairpin resonators is shown in Fig.10. The input and output lines, directly coupled with resonators no. 1 and 4, have widths of 2.9mm assuring standard  $50\Omega$  terminations for the filter.



Fig. 10. Layout of the BPF in a classical microstrip technology

The design of the filter from Fig.10. stays in finding the gaps d, in order to obtain the necessary external and mutual couplings for the resonators, as derived from the extended coupling matrix **M'**, by a denormalizing procedure [9]. The de-normalized coupling values are shown in Table 1. The corresponding gaps, as resulted from a full-wave EMfield simulation technique, are presented in Table 2.

| Table | 1 |
|-------|---|
|       | _ |

| $Q_{ext0-1}$ | $k_{1-3}$ (type I mixed) | $k_{1-4}$ (electric) | $k_{2-3}$ (magnetic) | $k_{2-4}$ (type-I mixed) |
|--------------|--------------------------|----------------------|----------------------|--------------------------|
| 13.6         | 0.0609                   | 0.0119               | 0.0537               | 0.0609                   |

Table 2

| $d_{0-1}$ | <i>d</i> <sub>1-3</sub> | $d_{1-4}$ | <i>d</i> <sub>2-3</sub> | <i>d</i> <sub>2-4</sub> |  |  |
|-----------|-------------------------|-----------|-------------------------|-------------------------|--|--|
| [mm]      | [mm]                    | [mm]      | [mm]                    | [mm]                    |  |  |
| 0.8       | 1.18                    | 2.3       | 0.3                     | 1.18                    |  |  |

The necessary magnetic coupling coefficient  $k_{2-3}$  needs a very narrow gap  $d_{2-3}$ , of only 0.3mm, technologically hardly to obtain. For a defected ground structure, the same value of the magnetic coupling coefficient can be obtained with the configuration from Fig.3., for a ground slot of 2.8mm

width and 12mm length, and for a gap  $d_{2-3}$  between the resonators 2 and 3 of 0.4mm.

The 3D view of the complete structure of the BPF with a slot in the ground plane is shown in Fig.11.



Fig. 11. 3D view of the DG band-pass filter







It can be noticed that these simulated characteristics are, in general, close enough to the filter requirements.

The filter from Fig.10. exhibits its first attenuation pole at a frequency of 2220MHz, very close to the specification, while the second attenuation pole is located at a frequency of 2540MHz, slightly different to the requirement. The resulted bandwidth is of 150MHz, slightly inferior to the specifications.

The frequency characteristics of the filter with a ground slot are also in good agreement with the specifications.

The presence of the slot leads to a frequency shift of almost 10MHz for  $|S_{21}|$ , while the in-band return loss seems to be improved, in comparison to the filter without ground slot.

The main advantage of the BPF with a slot stays in the possibility of using a larger gap between resonators 2 and 3 and thus to relax fabrication tolerances.

## V. CONCLUSIONS

The increase of couplings in the presence of a ground slot has a simple physical explanation. For a conventional microstrip structure, in the electric coupling configuration, many of the electric lines starting from a resonator end on the ground plane. In the presence of the slot, a part of these lines are forced to end on the other resonator, enhancing this way the electric coupling, or the electric part of a mixed coupling.

These results were used in the design of a BPF with a ground slot. The needed couplings were obtained using an in-house developed program.

The filter's layout was designed after a study of the coupling coefficients versus gaps, based on EM-field simulation.

EM-simulation of the designed defected ground filter structure showed the possibility of using larger gaps between resonators, when tight couplings are needed. This design technique can be applied to many other types of band-pass filters, allowing a relaxation of the fabrication tolerances.

#### REFERENCES

[1] W. J. Lui, C. H. Cheng, Y. Cheng, H. B. Zhu, "A Novel Broadband Multislot Antenna Fed by Microstrip Line", *Microwave Optical Techn. Lett.*, Vol. 45, No.1, April 2005, pp. 55-57.

[2] Q. Rao, R. H. Johnston, "Modified Aperture Coupled Microstrip Antenna", *IEEE Trans. Antennas Propagat.*, Vol. AP-52, No. 12, December 2004, pp. 3397-3401.

[3] J. P. Kim, W. S. Park, "An Improved Network Modelling of Slot-Coupled Microstrip Lines", *IEEE Trans. Microwave Theory Techn.*, Vol. 46, No. 10, October 1998, pp. 1484-1491.

[4] J.-S. Hong, M. J. Lancaster, "Aperture-Coupled Microstrip Open-Loop Resonators and Their Applications to the Design of Novel Microstrip Bandpass Filters", *IEEE Trans. Microwave Theory Techn.*, Vol. 47, No. 9, Sept. 1999, pp. 1848-1855.

[5] "em User's Manual", Sonnet Software Inc., New York, version 10.52, 2005.

[6] J.S. Hong, M.J. Lancaster, "Couplings of Microstrip Square Open-Loop Resonators for Cross-Coupled Planar Microwave Filters", *IEEE Trans. Microwave Theory Techn.*, Vol. 44, Nov. 1996, pp.2099-2109.

[7] J.-S. Hong, M. J. Lancaster, "Cross-Coupled Microstrip Hairpin-Resonator Filters", *IEEE Trans. Microwave Theory Techn.*, Vol. 46, No. 1, January 1998, pp. 118–122.

[8] R. Cameron, "Advanced Coupling Matrix Synthesis Techniques for Microwave Filters", *IEEE Trans. Microwave Theory Techn.*, Vol. 51, January 2003.

[9] G. Lojewski, N. Militaru, "Design of Microstrip Bandpass Filters with Prescribed Transmission Zeros at Finite Frequencies", *U.P.B. Sci. Bull.*, Series C, Vol. 68, No. 1, 2006, pp. 3-12. Seria ELECTRONICĂ și TELECOMUNICAȚII TRANSACTIONS on ELECTRONICS and COMMUNICATIONS

Tom 51(65), Fascicola 1, 2006

# Modeling, Analysis and Simulation Results Regarding a Power Factor Correction Rectifier

Mircea Băbăiță<sup>1</sup>, Viorel Popescu<sup>2</sup>, Adrian Popovici<sup>3</sup>, Petru Papazian<sup>4</sup>

Abstract – This paper proposes a new control technique for single-phase boost power-factor-correction (PFC) rectifiers that improves the dynamic response of the converter to load steps without the need of a high crossover frequency of the voltage loop. So a low distortion of the input current is easily achieved. A 100W power-factor correction rectifier with the proposed control scheme has been designed, simulated and implemented, validating the concept.

Keywords: Power factor correction, average current control, rectifiers, power conversion

# I. INTRODUCTION

The power-factor-correction rectifiers based on a boost converter are one of the most popular topologies in accordance with harmonic distortion standards, like IEC 6100-3-2, IEC 6100-3-4 and CISPR 11 [3], [4], [5]. Low harmonic distortion is achieved by using average current-mode control (ACC) [1], [2] with bandwidth of the voltage loop limited to about 20 Hz in order to properly attenuate the second line harmonic (100Hz) that appears at the output voltage of the converter [6]. As a result, the dynamic response of the output voltage to load changes is slow.

In the last years, several techniques have been proposed to overcome this problem. The basis of those methods is to eliminate the ripple at the frequency of the second line harmonic from the control signals in order to increase the voltage loop crossover frequency. The main drawback of those solutions is that they all significantly increase the complexity of the control circuit, by adding multipliers/dividers, A/D circuits, digital controllers, field-programmable gate arrays etc.

This paper proposes a new robust model-following ACC scheme (RMACC) with a high disturbance rejection and an analog implementation applied to boost PFC rectifiers. In case of a PFC rectifier, the

amplification of the output voltage ripple would be especially disturbing, because the second line harmonic present at the control signals would be amplified. The advantages of the proposed control loop applied to PFC rectifiers are:

- RMACC uses a reference model that has a lowpass nature, so that the output voltage ripple is not amplified. Therefore the contents of the second line harmonic present at the control signals is similar to that of conventional ACC, so that a low input current distortion can be achieved.
- RMACC decreases significantly the closed-loop output impedance of the PFC rectifier at low frequencies. Hence, the dynamic response of the output voltage to load steps is faster.
- RMACC does not add significant complexity to the control circuits.

The proposed control method for PFC converters is useful in those applications that request fast response of the output voltage to load steps: uninterruptible power system (UPS), power supplies systems for telecom, computers applications, etc [9].

A 100-W PFC rectifier based on a boost converter with RMACC has been designed, simulated and implemented, validating the concept.

II. DESCRIPTION OF THE RMACC

II.1. Small-Signal Model of an ACC Rectifier

The ACC scheme of a typical boost PFC rectifier with feedforward of the rectifier input voltage is shows in Fig.1. A linear small-signal model of the ACC-controlled boost PFC rectifier is shown in Fig.2, where:

*Rs* current sensing gains;

 $\beta$  voltage sensing gains;

<sup>&</sup>lt;sup>1</sup> Facultatea de Electronică și Telecomunicații, Departamentul Electronică Aplicată, Bd. V. Pârvan Nr. 2, 300223, Timișoara, e-mail mircea.babaita@etc.upt.ro;

 <sup>&</sup>lt;sup>2</sup> Facultatea de Electronică și Telecomunicații, Departamentul Electronică Aplicată, Bd. V. Pârvan Nr. 2, 300223 Timișoara, e-mail viorel.popescu@etc.upt.ro;
 <sup>3</sup> Facultatea de Electronică și Telecomunicații

<sup>&</sup>lt;sup>3</sup> Facultatea de Electronică și Telecomunicații, Departamentul Electronică Aplicată, Bd. V. Pârvan Nr. 2, 300223 Timișoara, e-mail adrian.popovici@etc.upt.ro <sup>4</sup> Facultatea de Electronică și Telecomunicații, Departamentul Electronică Aplicată, Bd. V. Pârvan Nr. 2, 300223 Timișoara,

<sup>&</sup>lt;sup>4</sup> Facultatea de Electronică și Telecomunicații, Departamentul Electronică Aplicată, Bd. V. Pârvan Nr. 2, 300223 Timișoara, e-mail petru papazian@etc.upt.ro

$$\hat{v}_g(s)$$
 rectified input voltage;

 $\hat{v}_o(s)$  output voltage;

 $\hat{i}_L(s)$  inductor current;

*V<sub>ref</sub>* reference voltage;



Fig.1 Typical Boost rectifier with ACC.



Fig.2 Small-signal model of the PFC rectifier.

 $F_m$  PWM modulator gain;

 $G_s(s)$  transfer function of the current regulator;

$$G_{s}(s) = \frac{Z_{fs}(s)}{Z_{is}(s)}, \quad G_{c}(s) = I + G_{s}(s), \quad (1)$$

 $G_{v}(s)$  transfer function of the voltage regulator;

$$G_{v}(s) = \frac{Z_{fv}(s)}{Z_{iv}(s)},$$
(2)

 $T_i(s)$  loop gain of the current loop;

 $T_v(s)$  loop gain of the voltage loop;

 $\hat{i}_{gm}(s)$ ,  $\hat{v}_{ff}(s)$ ,  $\hat{v}_c(s)$ ,  $\hat{i}_M$ , small signal of the input/output multiplier-divider block;

 $I_{gm}$ ,  $V_{ff}$ ,  $V_c$ ,  $I_M$ , steady state input/output of the multiplier-divider block;

 $g_{in}$ ,  $g_c$ ,  $g_m$  equivalent gains of the multiplierdivider small signal model.

$$g_{in} = \frac{K_{ac} \cdot V_c}{V_{ff}^2} \tag{3}$$

$$g_{c} = \frac{K_{ac} \cdot V_{g-RMS}}{V_{ff}^{2}} \approx \frac{K_{ac}}{K_{ff}^{2} \cdot V_{g-RMS}}$$
(4)

$$g_m = -2 \cdot \frac{I_M}{V_{ff}^2} \tag{5}$$

$$K_{ac} = \frac{i_{gm}(t)}{v_g(t)} = \frac{I}{R_{ac}}$$
(6)

$$K_{ff} = \frac{V_{ff}}{V_{g-DC}} \approx \frac{V_{ff}}{V_{g-RMS}}$$
(7)

Closing the current loop Ti(s), the voltage regulator Gv(s) must compensate an ACC power stage transfer function  $VOC(s) = \hat{v}_o(s)/\hat{v}_c(s)$ . This can be approximated by a first order system [1], [2], as shown in [10].  $Z_o(s) = \hat{v}_o(s)/\hat{i}_o(s)|_{\hat{v}c=0}$  and  $\hat{i}_o$  are the ACC open-loop output impedance and the load disturbance. An approximation of VOC(s) can be derived by neglecting the high-frequency dynamics:

$$VOC(s) = \frac{\hat{v}_o(s)}{\hat{v}_c(s)}\Big|_{i_0=0} \approx \frac{K_{ac} \cdot R_m}{K_{ff}^2} \cdot \frac{1}{2V_o} \cdot \frac{\frac{R}{R_s}}{1 + \frac{RC}{2}s}$$
(8)

Do to the action of the feedforward, VOC(s) doesn't depend on the input voltage Vg,  $K_{ac}$  and  $K_{ff}$  are constant.

The stability of the control system is given by the voltage loop gain, Tv(s):

$$T_{\nu}(s) = G_{\nu}(s) \cdot VOC(s) \cdot \beta \tag{9}$$

The closed-loop output impedance  $Z_{ocl}(s)$  is expressed by:

$$Z_{ocl-ACC}(s) = \frac{Z_o(s)}{I + T_v(s)} = Z_o(s) \cdot S(s)$$
(10)

where  $S(s) = l/(l + T_v(s))$  is the sensitivity function, being  $|S(j\omega)| < l$  up to the crossover frequency of the voltage loop,  $f_{cv}$ , and  $|S(j\omega)| \approx l$  at frequencies higher than  $f_{cv}$ . S(s) expresses the disturbance rejection, being a powerful index to analyze the robust performance of a control system.

The general expression of  $G_{\nu}(s)$  in conventional ACC is:

$$G_{\nu}(s) = \frac{\omega_{i\nu} \cdot (l + \frac{s}{\omega_{z\nu}})}{s \cdot (l + \frac{s}{\omega_{p\nu}})} = \frac{\frac{\omega_{c-\nu}}{K \cdot \beta} \cdot (l + s \frac{R_{nom}C}{2})}{s \cdot (l + \frac{s}{2\pi f})}$$
(11)

The zero  $\omega_{ZV}$  is chosen to compensate the dominant pole of the power stage, *VOC(s)*. In order to atenuate

the second line harmonic at the control signals, the pole  $\omega_{iv}$  is placed around half the frequency of the output voltage ripple, i.e., around the line frequency *f* (50Hz). The gain  $\omega_{iv}$ :

$$\omega_{iv} = \frac{\omega_{c-v}}{\frac{K_{ff}^2 \, 2V_o R_s}{K_{ac} R_m R_{nom}} \beta} = \frac{\omega_{c-v}}{K \cdot \beta}$$
(12)

is chosen taking into account the desired crossover frequency,  $\omega_{C-v}$ , of  $T_v(s)$ .  $R_{nom}$  is the load resistance at full load.

### II.2. The Proposed RMACC Rectifier

The proposed RMACC scheme is shown in Fig.3.



Fig.3 The proposed RMACC scheme.

After some block algebra, results the equivalent scheme presented in Fig.4, where  $T_{ref}(s) = \beta G_{me}(s) VOC_{ref}(s)$ . The current loop  $T_i(s)$  is the same as in conventional ACC and it contains the same current regulator,  $G_s(s)$ , so that  $T_i(s)$  is not represented in Fig.3.



Fig.4. Equivalent scheme of the proposed RMACC.

An additional internal loop with model-following effects  $T_{int}(s)$  is added before closing the outer voltage loop  $T_v(s)$  with the voltage regulator  $G_v(s)$ . The internal loop contains two blocks: a "modeling error" PI regulator  $G_{me}(s)$  and a fixed reference

model transfer function  $\beta \cdot VOC_{ref}(s)$ , which is low pass and first order like a conventional ACC power stage. The expression of the reference model is:

R

$$VOC_{ref}(s) = \frac{K_{ac} \cdot R_m}{K_{ff}^2} \cdot \frac{1}{2V_o} \cdot \frac{\frac{R_{nom}}{R_s}}{1 + \frac{R_{nom}C}{2}s}$$
(13)

The output of the reference model  $\beta \cdot v_{o-est}$  is an estimation of the sensed output voltage  $\beta \cdot v_o$  if  $VOC(s) = VOC_{ref}(s)$  and without disturbances. Thus, the signal e(s) is an estimated error that represents the difference between the actual power stage and the chosen reference model. The modeling error regulator  $G_{me}(s)$  is designed for the adequate loop shaping of  $T_{int}(s)$ . The gain of  $T_{int}(s)$  at the frequency of the second line harmonic must be low enough to assure that no significant distortion appears in the line current. Therefore, the crossover frequency of  $T_{int}(s)$ ,  $f_{C-int} = \omega_{C-int} / 2\pi$ , should be limited to around 10-20 Hz. The loop gain of the internal loop is:

$$T_{\text{int}}(s) = \beta \cdot G_{me}(s) \cdot VOC(s)$$
(14)  
The intermediate transfer functions are:

The intermediate transfer functions are

$$VOW(s) = \frac{v_o(s)}{\hat{w}_o(s)} \Big|_{\hat{i}_o = 0} = \frac{VOC(s)}{1 + T_{\text{int}}(s)}$$
(15)

$$T_{ref}(s) = \beta G_{me}(s) VOC_{ref}(s)$$
(16)

This are used for the definition of the modified power stage transfer function *VOU(s)*:

$$VOU(s) = \frac{\hat{v}_o(s)}{\hat{u}(s)} \Big|_{\hat{i}_o = 0} = VOW(s) \cdot (l + T_{ref}(s))$$
$$= VOC(s) \cdot \frac{(l + T_{ref}(s))}{(l + T_{int}(s))} \approx VOC_{ref}(s)$$
(17)

VOU(s) is the transfer function "seen" by the outer voltage regulator of RMACC  $G_v(s)$ .  $T_{ref}(s)$  is a fixed transfer function and it can be defined as a "reference loop gain", because it agrees with  $T_{int}(s)$ if  $VOC(s) = VOC_{ref}(s)$ . The range of frequencies where  $|T_{int}(j\omega)| >> 1$  and  $|T_{ref}(j\omega)| >> 1$ , the transfer function seen by the voltage regulator is a fixed one it agrees with  $VOC_{ref}(s)$ , and i.e.,  $VOC(s) \approx VOC_{ref}(s)$ . Therefore, the controller of the main voltage loop  $G_{v}(s)$  can be designed to compensate the reference model, which is a fixed transfer function. That is the basis of the model following action of the inner loop and it justifies the approximation made in the last term of (17), which is valid in the frequency range where  $|T_{int}(j\omega)| >> 1$  and

$$|T_{ref}(j\omega)| >> I$$
However, the main benefit of RMACC in this application is not the model-following effect, but the improvement of the closed-loop output impedance by means of an easy and systematic technique. The loop shaping of  $T_v(s)$ :

$$T_{v}(s) = \beta \cdot G_{v}(s) \cdot VOU(s) \approx \beta \cdot G_{v}(s) \cdot VOU_{ref}(s) (18)$$

by means of the voltage controller must take into account that the crossover frequency is limited by the distortion of the line current. Therefore, a crossover frequency  $f_{C-\text{int}} = \omega_{C-\text{int}} / 2\pi$  up to about 10-20 Hz should be chosen of  $T_v(s)$ .

In Fig.3 a double injection of the reference voltage in the loop can be noticed: as a reference voltage for  $G_v(s)$  and as a reference of  $G_{me}(s)$ . The reason for this is that in steady state the integrating character of both regulators yields  $V_{ref}(s) = \beta V_o$ , and  $\beta V_{o-est} + V_{ref} - \beta V_o = 0$ , so that  $\beta V_{o-est} = 0$ . With this double injection of  $V_{ref}$  the output of the reference model is zero in steady state, only acting around zero in the presence of disturbances. It's an easy way to avoid the saturation of the reference model output.

#### II.3. Improvement of the Closed-Loop Output Impedance

With ACC and a conventional PI voltage regulator, the reduction of  $Z_{ocl}(s)$  at low frequencies implies to increase the crossover frequency,  $f_{C-v}$  of  $T_v(s)$ , which is strongly limited by the distortion of the line current. With RMACC,  $Z_{ocl}(s)$  depends not only on  $G_v(s)$ , but also on  $T_{int}(s)$  and on  $T_{ref}(s)$ . Therefore, the low-frequency closed-loop output impedance can be reduced without the need of having a high  $f_{C-v}$ .

In PFC boost rectifiers with feedforward loop, the actual power stage VOC(s) suffers from little variations with respect to  $VOC_{ref}(s)$  around the crossover frequency of the voltage loop, i.e.,  $VOC(s) \approx VOC_{ref}(s)$ . Therefore, if  $G_v(s) = G_{me}(s)$ , the loop gains will be similar i.e.,  $T_{int}(s) \approx T_{ref}(s) \approx T_v(s)$ . In this way, a single loop shaping has to be performed for the three loop gains, simplifying the design of RMACC (Fig.4).

Moreover, the closed loop output impedance can be expressed by:

$$Z_{ocl-RMACC}(s) = \frac{\hat{v}_o(s)}{\hat{i}_o(s)} \approx \frac{Z_o(s)}{(1+T_v(s))^2}$$
$$= Z_o(s) \cdot S^2(s) = Z_{ocl-ACC}(s) \cdot S(s) \qquad (19)$$

Both  $T_{int}(s)$  and  $T_{\nu}(s)$  have a low crossover frequency like the voltage loop gain in the

conventional ACC of a PFC rectifier. In spite of having low crossover frequencies, the low frequency output impedance of the PFC rectifier is lower with RMACC than with ACC, so that the dynamic response to load steps is expected to be faster.

#### III. DESIGN OF THE RMACC RECTIFIER

Conventional ACC and the proposed RMACC schemes have been applied to a boost PFC rectifier with:  $V_{ac} = 220V$ , f = 50Hz,  $V_o = 400V$ ,  $P_o = 100W$ , L = 1mH,  $C = 470\mu F$ ,  $f_s = 100kHz$ ,  $R_s = 0.2\Omega$ ,  $\beta = 0.0125$ ,  $K_{ac} = 1.47 \cdot 10^{-6} A/V$ , ,  $F_m = 0.19V^{-1}$ ,  $R_m = 4.3 \cdot 10^3 \Omega$ ,  $R_{nom} = 640\Omega$ ,  $K_{ff} = 17.63 \cdot 10^{-3}$ .

The values of L and C have been chosen so that the inductor current ripple  $\Delta i_L \approx lA$ , with a holdup time  $\Delta t \approx 64ms$ .  $\Delta t$  is defined as the time at which the output voltage decreases to  $V_o = 300V$  after disconnecting the line voltage.

A current regulator  $G_s(s)$  designed by means of conventional loop-shaping techniques [1], [2] has been chosen. The current loop crossover frequency is about 16kHz with a phase margin of 60°. The same current regulator is used with ACC and with RMACC. The voltage loop with conventional ACC is closed with a voltage regulator. The theoretical crossover frequency with that controller is about 8 Hz. The gain of  $Tv(j\omega)$  at the frequency of the second line harmonic (100 Hz) is lower than -35dB.

Due to the feedforward path, VOC(s) does not depend on the input voltage around the voltage loop crossover frequency. The load variations only affect VOC(s) at very low frequencies, so that the approximation  $VOC(s) \approx VOC_{ref}(s)$  can be made.

 $G_v(s) = G_{me}(s)$  and  $T_{int}(s) \approx T_{ref}(s) \approx T_v(s)$ . If the gain of  $T_{int}(s)$  at 100Hz has been designed to be small, also the gain of  $T_v(s)$  results as small. Following that approach, the transfer functions of the chosen regulators are:

$$G_s(s) = \frac{100000}{s} \cdot \frac{1 + s/15000}{1 + s/300000}$$
(20)

for ACC and RMACC;

$$G_{v}(s) = \frac{60}{s} \cdot \frac{1 + s/8}{1 + s/120}$$
(21)  
for ACC and RMACC:

$$G_{me}(s) = \frac{60}{s} \cdot \frac{1 + s/8}{1 + s/120}$$
 (22)

$$\beta VOC_{ref}(s) = \frac{0.85}{1 + s/8} \tag{23}$$

#### IV. SIMULATION RESULTS

A boost PFC rectifier with the same values (Fig.5) and regulation circuits has been simulated (in CASPOC), built and tested. The control stage schematic has been built with a UC3854 PFC integrated circuit [8]. Schematic of the experimental prototype of the additional internal loop is shows in Fig.6.



Fig.5 The used boost PFC rectifier.



Fig.6. Schematic of the experimental prototype of the additional internal loop.

Fig.7 shows the measured gain Bode plots of the open-loop output impedance  $Zo(j\omega)$  and of the closed-loop output impedance with both ACC and RMACC  $Z_{ocl-ACC(j\omega)}$  and  $Z_{ocl-RMACC(j\omega)}$ , respectively, with  $P_o = 100W$  (full load) and  $V_g = 220V$ .



An improvement of more than 20 dB at low frequencies in favor of RMACC is noticed. Note that

the output impedance of RMACC is much smaller at low frequencies than that of ACC. Therefore, the dynamic response of the output voltage to load steps is expected to be faster.

Fig.8 and Fig.9 shows the line voltage, the input current and the normalized harmonic spectrum of the line current for 220V,  $P_o = 100W$  with ACC.







Fig.9. The input current harmonics with ACC.

Fig.10, Fig.11 and Fig.12 shows the same measurements, in the same conditions with RMACC.



Fig.10. The input current with RMACC.



Fig.11. The line voltage and the input current with RMACC.



Fig.12. The input current harmonics with RMACC.

Table 1 shows the comparative experimental results of the input voltage distortions THDv %, of the line current distortion THDi % and of the power factor PF, with conventional ACC and with the proposed RMACC control scheme.

|  |                 |           | Ta                                            | ble 1 |
|--|-----------------|-----------|-----------------------------------------------|-------|
|  | Control<br>Mode | Parameter | Line Voltage-<br>Input Current<br>220V – 1,2A |       |
|  | ACC             | THDv      | 3,6%                                          |       |
|  |                 | THDi      | 6,2%                                          |       |
|  |                 | PF        | 0,99                                          |       |
|  | RMACC           | THDv      | 3,6%                                          | ]     |
|  |                 | THDi      | 5,8%                                          |       |
|  |                 | PF        | 0 99                                          |       |

Note that no significant differences between ACC and RMACC are remarkable, so that their performances

from the line point of view are similar. In other words, the improvement of the closed-loop output impedance is achieved with no additional; distortion of the line current.

#### V. CONCLUSIONS

This paper analyzed a robust model-following ACC loop applied to a 100W boost PFC rectifier. It has been shown that the low-frequency output impedance of the converter is greatly reduced, so that the dynamic response of the output voltage to load steps is faster. The improvement of the transient response is achieved with similar values of the input current distortion and of the power factor as with conventional ACC. RMACC improves the output impedance without the need of high crossover frequencies in any of its loops, so that the control signals ripple at the frequency of the second line harmonic is easily attenuated.

The practical implementation of RMACC consists of adding an inner loop based on a low-pass first-order reference model and a conventional PI regulator, besides the outer voltage loop.

#### REFERENCES

 W.Tang, R.Ridley, F.C.Lee, Small signal modeling of average current mode control, Proc. IEEE APEC'92, 1992, pp 747-755.
 F.A.Huliehel, F.C.Lee, B.H.Cho, Small-signal modeling of the

single-phase boost high power factor converter with constant frequency control, Proc.IEEE PESC'93, 1993, pp. 475-482. [3] \*\*\*, International Standard IEC 61000-3-2 Amendment, 1998.

[4] \*\*\*, International Standard IEC 01000-3-2 Amenament, 1998.
[4] \*\*\*, Technical Report Type 2 IEC 61000-3-4 First Edition, 1998.

[5] \*\*\*, International Standard CISPR 11, Edition3.1, 1999.

[6] A.Fernandez, J.Sebastian, P.Villegas, J.Garcia, M.M.Hernando, *Dynamic limits of a power factor preregulator*, Proc. IEEE PESC'03, 2003, pp.1697-1602.

[7] G.Garcera, M.Pascual, E.Figueres, *Robust average currentmode control of multimodule parallel DC-DC PWM converter systems with improved dynamic response*, IEEE Trans.Ind.Electron., vol.48, no.5, oct.2001, pp.995-1005.

[8] P.C.Todd, UC3854 controlled power factor correction circuit design, Unitrode-Texas Instruments, Appl.Note U-134 [Online].

[9] E.Figueres, J.M.Benavent, G.Garcerá, M.Pascual, *Robust Control of Power-Factor-Correction Rectifiers With Fast Dynamic Response*, IEEE Transactions on Industrial Electronics, Vol. 52, No.1, February 2005, pg.66-76.

[10] Băbăiță M., Popescu V., Popovici A., Lascu D., Negoițescu D., *Control Technique with Fast Response For Power Factor Correction Rectifiers*, 2005, WSEAS International Conference on Dynamical Systems and Control, Venice, Italy, November 2-4, 2005, ISBN: 960-8457-37-8, pg 421-426.

[11] Băbăiță M., Popescu V., Popovici A., Lascu D., Negoițescu D., New Power Factor Correction Rectifiers with Fast Response, WSEAS TRANSACTIONS on SYSTEMS, Issue 4, Volume 5, April 2006, ISSN: 1109-2777, pg 727-734.

Tom 51(65), Fascicola 1, 2006

### New Control for Charge Pump Buck Converter

Alexandru Lazar<sup>1</sup>, Mihail Florea<sup>1</sup>, Dimitrie Alexa<sup>1</sup>, Luminita Camelia Lazar<sup>2</sup>, Georgian Alexandru Lazar<sup>1</sup>

Abstract – The paper proposes a new voltage control methodology for the "Charge Pump Buck Converter". During each commutation, the converter pumps a defined charge to the load circuit. The original circuit was improved and is able to control the output current both through the switching frequency and through the amount of electrical charge which is delivered to the load during each commutation. The control through the charge is very efficient for low rates between output voltage and input voltage. The main equations that can be used for the converter's design are also presented in the paper.

Keywords: dc/dc power converter

#### I. INTRODUCTION

The circuit presented in this paper tries to respond to present dc/dc converters' demands: high reliability, fast transient response and small values for the passive L-C components involved both in the converter topology and in the dc output filter's circuit. The circuit presented in Fig.1 assures high reliability and a less power switcher's stress due to zero current switch (ZCS) for all turn off commutations. The output frequency of the output current pulses is two times greater than the devices' switching freque variation.

#### II. OPERATION PRINCIPLES AND OPERATION

The circuit scheme of the proposed converter is shown in Fig.1. The circuit is composed by switches  $S_1 \div S_4$  and capacitor C, which is equivalent to a controlled switch, the equal inductances  $L_1=L_2=L$  and the switches  $S_5$  and  $S_6$  used as controlled turn on diodes. One time the switches S1 and S3 are turned on and the switches  $S_2$  and  $S_4$  are turned off and the input current  $i_i$  (Fig.1) flows through inductance  $L_1$ . When the voltage across  $S_5$  riches a defined value  $(u_{S5}=U_X\geq 0)$ , the  $S_5$  is turn on and the current  $i_{L1}$  is transferred through device  $S_5$ . The other time the switches  $S_1$  and  $S_3$  are turned off and the input current  $i_{L1}$  is transferred through device  $S_5$ . The other time the switches  $S_1$  and  $S_3$  are turned off and the input current  $i_i$  flows through inductance  $L_2$ . Device  $S_6$  will assure the current flows through inductance  $L_2$  in the same

conditions as device  $S_5$ . During the commutation process, the voltage across capacitor C varies between the limits  $\pm (U_i + U_X)$  where  $U_X$  represents the positive voltage across  $S_5$  or  $S_6$  that determines the turn on command of these devices and  $U_i$  is the input dc voltage.



Figure 1. Proposed circuit topology

With respect to the shape of the inductance current  $i_{L1}$  and  $i_{L1}$ , two conduction modes can be performed:

• Discontinuous operation mode, when the current through the inductor  $L_1$  or  $L_2$  has zero value intervals.

• Continuous operation mode, when the current through the inductor  $L_1$  or  $L_2$  has no zero value intervals.

#### **III. DISCONTINUOUS MODE OPERATION**

Discontinuous operation mode is described in Fig.2. There are six stages. The voltage across the capacitor C, the currents  $i_{S1}=i_{S3}$ , the voltage  $u_{S5}$  and the current  $i_{L2}$  and the voltage  $u_{S6}$  are plotted with continue line the current  $i_{L2}$  and the voltage  $u_{S6}$  are plotted with dot line.

#### D.1. The First stage

The First stage [ $t \in (t_{0d1}; t_{1d1})$ ] starts at  $t_{0d1}$  when  $S_1$ and  $S_3$  are soft (ZCS – zero current switch) turned on. The voltage across capacitor C at point  $t_{0d1}$  is  $-(U_i + U_X)$ . In this stage, the resonant  $L_1$ -C circuit

<sup>&</sup>lt;sup>1</sup> Facultatea de Electronică și Telecomunicații, Iasi,

B-dul Carol I, Nr. 11, IASI – 700506; e-mail: alazar@etc.tuiasi.ro

<sup>&</sup>lt;sup>2</sup> Institutul de Informatică Teoretică Iași

B-dul Carol I nr. 8, 700505, Iași,

assures a resonant charge of the capacitor C, from  $-(U_i + U_X)$  to  $+(U_i + U_X)$ . For this stage the input current  $i_i(t)$  is equal to inductance current  $i_{L1}(t)$  (Fig.2). The equivalent circuit for this stage is plotted in Fig.3. The equations which describe the behaviour of the circuit are:



Fig. 2. Discontinuous mode circuit operation

$$U_i = u_C(t) + u_{L_1}(t) + U_0 \tag{1}$$

We suppose that the input voltage  $U_i$  and the output voltage  $U_0$  have constant DC values. The relations (2) are also available.

$$u_{L1}(t) = L_{1} \frac{di_{L1}(t)}{dt} \qquad u_{C}(t) = \frac{1}{C} \int i_{L1}(t)$$
(2)  

$$\underbrace{\overset{\mathbf{u}_{c}}{\overset{\mathbf{u}_{c}}{\overset{\mathbf{u}_{c}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}}{\overset{\mathbf{u}_{s1}}}{\overset{\mathbf{u}_{s1}}}{\overset{\mathbf{u}_{s1}}}{\overset{\mathbf{u}_{s1}}}{\overset{\mathbf{u}_{s1}}}{\overset{\mathbf{u}_{s1}}}{\overset{\mathbf{u}_{s1}}{\overset{\mathbf{u}_{s1}}}{\overset{\mathbf{u}_{s1}}}{\overset{\mathbf{u}_{s1}}}{\overset{\mathbf{u}_{s1}}}{\overset{\mathbf{u}_{s1}}}{\overset{\mathbf{u}_{s1}}}{\overset{\mathbf{u}_{s1}}}{\overset{\mathbf{u}_{s1}}}{\overset{\mathbf{u}_{s1}}}{\overset{\mathbf{u}_{s1}}}}}}}}}}}}}}{}}$$

Fig. 3. Equivalent circuit for stage 1

Relations (2) are inserted in equation (1) and equation (3) might found out:

$$\frac{d^2 i_{L1}(t)}{dt} + \omega_0^2 i_{L1}(t) = 0 \quad \text{where} \quad \omega_0^2 = \frac{1}{L_1 C} \qquad (3)$$

At the point  $t_{0d1}=0$  the values of the current through the inductance and voltage across capacitor C are:

 $i_L(t_{0d1} = 0) = 0$  and  $u_C(t_{0d1} = 0) = -(U_i + U_X)$  (4)

From equation (1) the voltage across inductance, at point  $t_{0d1}$  is :

 $u_L(t_{0d1} = 0) = U_i - u_C(t_{0d1}) - U_0 = 2U_i + U_X - U_0$  (5) Solving equation (3) according to the initial conditions (4) and (5), the main circuit's electric parameters may be found out:

$$i_{L}(t) = C\omega_{0}(2U_{i} + U_{X} - U_{0})\sin\omega_{0}t$$

$$u_{C}(t) = U_{i} - U_{0} - (2U_{i} + U_{X} - U_{0})\cos\omega_{0}t$$

$$u_{L}(t) = (2U_{i} + U_{X} - U_{0})\cos\omega_{0}t$$
(6)

The voltage across switch  $S_5$  (Fig. 1.), is:

$$u_{S5}(t) = -U_0 - (2U_i + U_X - U_0)\cos\omega_0 t$$
(7)

At the point  $t_{0d1}=0$ , the voltage across switch  $S_5$  is  $-(2U_i+U_x)$  and represents the maximum reverse voltage of this device. At the point  $t_{1d1}$ , the voltage across switch  $S_5$  is  $U_x \ge 0$ , and  $S_5$  is turn on. The point  $t_{1d1}$  can be found out from equation (7):

$$t_{1d1} = \frac{1}{\omega_0} \arccos\left(-\frac{U_0 + U_X}{2U_i + U_X - U_0}\right)$$
(8)

At the point  $t_{1d1}$  the voltage across capacitor C has a maximum value of:

$$u_C(t_{1d1}) = U_i + U_X$$
 (9)

The capacitor C must be a bipolar one with a breakdown voltage larger than  $(U_i + U_X)$ .

The maximum current  $I_{LMd}$  through the inductance is performed when  $\omega_0 t=0.5.\pi$  (from equation 6).

At point  $t_{1d1}$  the current  $I_{1d1}$  through the inductance  $L_1$  may be found out from equations (6) and (8).

$$I_{LMd} = i_{L1} \left( \frac{\pi}{2\omega_0} \right) = C\omega_0 \left( 2U_i + U_X - U_0 \right)$$
(10)

$$I_{1d1} = i_{L1}(t_{1d1}) = 2C\omega_0 \sqrt{U_i^2 + U_i U_X - U_i U_0 - U_0 U_X}$$
(11)

In case  $U_X = 0$ , S<sub>5</sub> is soft turn on, and it behaves as a diode.

#### D.2. The Second stage

The Second stage [  $t \in (t_{1d1}; t_{2d1})$  ] starts at point  $t_{1d1}$ when the voltage across capacitor C is  $(U_i + U_X)$ , switch S<sub>5</sub> turns on and the currents through S<sub>1</sub> and S<sub>3</sub> becomes zero. During this stage the devices S<sub>1</sub> and S<sub>3</sub> may be soft (ZCS) turned off before point  $t_{2d1}$ . The currents  $i_{L1}(t)$  and  $i_{S5}(t)$  are equal and linearly decrease to zero in the time interval  $t_{1d1} \div t_{2d1}$ . The equivalent circuit for this stage is presented in Fig.4.



Figure 4. Equivalent circuit for stage 2

The equations that describe the behaviour of the circuit are:

$$u_{L1}(t) = L_1 \frac{di_{L1}(t)}{dt} \quad t \in [t_{1d1}, t_{2d1}]$$
(12)  
$$u_{L1}(t) + U_0 = 0$$

Solving the equation (12) according to the restriction presented in relation (11), the current variation through inductance L, may be found out:

$$i_{L}(t) = -\frac{U_{0}}{L_{1}}(t - t_{1d1}) + 2C\omega_{0}\sqrt{U_{i}^{2} + U_{i}U_{X} - U_{i}U_{0} - U_{0}U_{X}}$$
$$t \in [t_{1d1}, t_{2d1}]$$
(13)

From the equation (13), the point  $t_{2d1}$  when the current  $i_{L1}(t)$  becomes zero, may be found out:

$$t_{2d1} = t_{1d1} + \frac{2}{\omega_0 U_0} \sqrt{U_i^2 + U_i U_X - U_i U_0 - U_0 U_X}$$
(14)

#### D.3. The Third stage

The third stage [  $t \in (t_{2d1}; t_{3d1})$  ] is characterized by zero current values for all semiconductor devices. In this stage the load is fed by the energy stored in the output capacitor  $C_0$ , and by the current which flows through  $L_2$ . The next three stages are associated to the contribution of the current  $i_{L2}$  to the output current

 $i_T$  , (Fig.1).

#### D.4. The Fourth stage

The fourth stage [  $t \in (t_{0d2}; t_{1d2})$  ] starts at  $t_{0d2}$  when  $S_2$ and  $S_4$  (Fig.1) are soft (ZCS – zero current switch) turned on. In this stage, the resonant  $L_2$ -C circuit assures a resonant charge of the capacitor C, from  $+(U_i + U_X)$  to  $-(U_i + U_X)$ . For this stage the input current  $i_i(t)$  is equal to inductance current  $i_{L2}(t)$ . Due to this fact, the equivalent circuit from Fig.3 is valid, but the capacitor C is connected in a reversed position. All the equations presented till now are valid with the correction (15).

$$u_{C}(t) \to -u_{C}(t)$$

$$L_{1} \to L_{2}$$

$$i_{L1}(t) \to i_{L2}(t) \qquad (15)$$

$$t_{0d1} \to t_{0d2} = 0.5 \cdot (t_{0d1} + t_{3d1})$$

$$t_{nd1} \to t_{nd2} \quad were \quad n = 1; 2; 3;$$

The currents behaviour is similar to those described in the first stage. At the point  $t_{1d2}$  the voltage across capacitor C is  $-(U_i + U_X)$  (see Fig. 1 and Fig,2). The devices S<sub>2</sub> and S<sub>4</sub> naturally turn off because the current flow is transferred to device S<sub>6</sub>.

#### D.5. The Fifth stage

In this stage [  $t \in (t_{1d2}; t_{2d2})$ ] the current through the inductance  $L_2$  (Fig.1, 2 and 3) linearly decreases to zero. The equations (12), (13), (14) and the equivalent circuit plotted in Fig. 4 are also valid. The turn off command for the devices  $S_2$  and  $S_4$  (Fig.1) may be performed in this stage too.

#### D.6. The Sixth stage

This stage is similar to the third stage (Fig.2). The currents through the inductance  $L_2$  and through the switch  $S_6$  are zero, and the load is fed by the energy stored in the output capacitor  $C_0$  and by the current  $i_{L1}(t)$ .

#### IV. ENRGETIC EVALUATION

During the first and the fourth stage, the input source  $U_i$ , delivers to the circuit a charge quantity equal to:

$$\Delta Q = \int_{t_{0d1}}^{t_{1d1}} i_{L1}(t) dt = C[u_C(t_{1d1}) - u_C(t_{0d1})] = 2C(U_i + U_X) (16)$$

That means that for each turn on operation, the input source  $U_i$ , delivers to the circuit a quantity of energy  $\Delta W$ , equal to:

$$\Delta W = \int_{t_{0d1}}^{t_{1d1}} U_i \cdot i_{L1}(t) dt = U_i \cdot \Delta Q = 2CU_i (U_i + U_X)$$
(17)

The power absorbed from the input source is:

$$P_i = \Delta W f = 2 f C U_i (U_i + U_X)$$
(18)

where f is the frequency of 'switch on' signals, equal to the frequency of current pulses of the output current  $i_T(t)$ . This frequency is two times greater than devices  $S_1$ ÷ $S_6$  switching frequency.

$$f = \frac{1}{T} = \frac{1}{t_{0d2} - t_{0d1}} = \frac{2}{t_{3d1} - t_{0d1}}$$
(19)

If we consider no loses in the circuit, the output power  $P_0$  is equal to the input power  $P_i$ .

$$P_0 = P_i \Leftrightarrow U_0 I_0 = 2 f C U_i (U_i + U_X)$$
(20)

If it is imposed a fix dc output voltage, the control of the average output current  $I_0$ , may be done either through the switch frequency 'f' (if devices  $S_5$  and  $S_6$ are turned on when the voltage across them riches a imposed value  $U_X \ge 0$  eq.21), or through the voltage level,  $U_X$ , across devices  $S_5$  and  $S_6$ , that performs the turn on command of these devices (considering a constant switch operation-eq.22).

$$I_0 = \frac{2CU_i(U_i + U_X)}{U_0} \cdot f \tag{21}$$

$$I_0 = \frac{2CfU_i}{U_0} \cdot U_X + \frac{2CfU_i^2}{U_0} \quad \text{where} \quad U_X \ge 0 \quad (22)$$

The conclusion which results from equations 21 and 22 is that the control of the converter presented in Fig.1 can be linearly done. Also it is possible to control the converter both through frequency and the voltage's value  $U_X$ . In this case a very good dynamical behaviour for the pulsed output current  $i_T$ , can be obtained.

#### V. CONTINOUS MODE OPERATION

For continuous mode operation, the switch frequency must be larger than  $f_{DM}$ , defined in the equation (23). In this case, the current through the inductances  $L_1$  and  $L_2$  will never have a zero value. The stages three and six from Fig.2, are not present any more.

$$f_{MD} = \frac{2}{t_{2d1} - t_{0d1}} = \frac{2}{t_{2d2} - t_{0d2}}$$
(23)

The behaviour of the circuit can be described in four stages, only two of them being different (Fig.5). The pulsed output current, (Fig. 1), is the sum between the currents  $i_{L1}$  and  $i_{L2}$ .

The first stage [  $t \in (t_{0c1}; t_{1c1})$  ] may be defined almost identically like in the discontinuous mode operation. The equivalent circuit is also the same (Fig. 3) and the

equations which described the circuit behaviour are similar to equations (1), (2) and (3).

The initial conditions are different. These are:  

$$i_{L1}(t_{0c1}) = I_{L0}$$
 and  $u_C(t_{0c1}) = -(U_i + U_X)$  (24)  
According to these initial values, the relations of the  
main circuit's electric parameters may be found out:

$$u_{L1}(t) = C\omega_0 (2U_i + U_X - U_0) \sin \omega_0 t + I_{L0} \cos \omega_0 t$$
  

$$u_{L1}(t) = (2U_i - U_0) \cos \omega_0 t - \omega_0 L I_{L0} \sin \omega_0 t$$
  

$$u_C(t) = U_i - U_0 - u_{L1}(t)$$
(25)

where  $I_{L0}$  represents the initial (or minimal) value of the current through the inductance  $L_1$  or  $L_2$  (equation 24).



At the point  $t_{1c1}$  the voltage across  $S_5$  and the voltage across the capacitor C becomes equal to  $U_X$  and  $+(U_i+U_X)$ , respectively. According to equations (25), the equation (26) might be written:

 $\omega_0 LI_{L0} \sin \omega_0 t_{1c} - (2U_i + U_X - U_0) \cos \omega_0 t_{1c} = U_0 + U_X$  (26) Also, at the point  $t_{1c1}$ , the current through the inductance  $L_1$ , will be :

$$I_{1c} = C\omega_0 (2U_i + U_X - U_0) \sin \omega_0 t_{1c} + I_{L0} \cos \omega_0 t_{1c}$$
(27)

The second stage [  $t \in (t_{1c1}; t_{2c1})$  ] starts at the point  $t_{1c1}$ , when the current through the devices  $S_1$  and  $S_3$  is transferred through the switch  $S_5$ . At the point  $t_{2c1}$  a new turn on commutation of the devices  $S_1$  and  $S_3$  is performed. The point  $t_{2c1}$  is given by the equation:

$$t_{2c1} = t_{0c1} + 2T = 0 + 2T = 2T$$
(28)

where  $(T)^{-1}$  is the circuit output current (  $i_T$  ) pulses frequency. The current through the inductance L, has a similar equation as in the discontinuous mode operation:

$$i_{L1}(t) = -\frac{U_0}{L_1}(t - t_{1c}) + I_{1c1} \qquad t \in [t_{1c1}, t_{2c1}]$$
(29)

At the point  $t_{2c1}$  the current through inductance  $L_1$  will have again the value  $I_{L0}$ . Combining (28) with (29), results:

$$I_{L0} = I_{1c} - \frac{U_0}{L_1} \left( 2T - t_{1c} \right)$$
(30)

From equations (26), (27) and (30), the values of  $t_{1c1}$  and  $I_{L0}$  may be found out.

The stages tree and four are similar to the stages one and two. In this case the current flows through  $S_2$ ,  $S_4$ ,  $L_2$  and  $S_6$ . The position of the point  $t_{0c2}$  is:

$$t_{0c2} = 0.5 \cdot \left( t_{0c1} + t_{2c1} \right) \tag{31}$$

In the continuous operation mode, the relations  $(20\div22)$  are preserved, so both control methodologies methodology may be used to assure the needed average output current  $I_0$ .

Continuous mode of operation is recommendable due to the less output current pulse ripple.

#### VI. CONCLUSIONS

The circuit presented in this paper has the following advantages comparing to the conventional buck circuit:

- The output current depends on the circuit switch frequency, on the value of capacitor C and on a dc control voltage (which control in fact the voltage variation across the capacitor C). Because the dc output voltage is controlled only by the converter's output current, a very small ratio between output voltage U<sub>0</sub> and input voltage U<sub>i</sub> may be achieved. These small rates are difficult to be assured by the standard Buck converter at a high frequency.
- Using both control modes (frequency and voltage) a very good dynamic of the output current may be obtained.
- The circuit assures turn off soft commutations for all the devices, and the output current frequency is two times greater than the switching frequency for each device. The devices involved in the circuit may be selected only according to their turn on capabilities. For high power operation, fast thyristors may be used.
- The possibility to design and select the inductances  $L_1$  and  $L_2$  in relation to capacitor C, gives the designer the opportunity to select a lesser value for the inductances than in the case of standard Buck converter for the same performances.

The circuit can be used for both high power and small power as well.

#### REFERENCES

- A. Lazar, M. Florea, D. Alexa and Lumminita-Camelia Lazar, "Charge Pump Buck Converter", *The ETC'04 Symposium*, *Timisoara*, Romania oct.2004
- [2] Robert W. Erickson; Dragan Maksimovic. "Fundamentals of Power Electronics", Kluwer academic Publishers 2001
- [3] Haci Bondur, A. Faruk Bakan : "An Improved ZCT-PWM DC-DC Converter for High-Power and Frequency Applications," IEEE *Trans. On Industrial Electronics*, vol.51, no.1, Feb.2004, pg.89-95
- [4] Ned Mohan, Tore M. Undeland, William P. Robbins: "Power Electronics", John wiley&Sons, Inc
- [5] Nicola Femia, Giovanni Spagnuolo, Massimo Vitelli : "Steady-State Analysis of Hard and Soft Switching DC-to-DC Regulators;" *IEEE Trans. On Power Electronics*, vol. 18, no.1, Jan. 2003, pg.51-64.

Tom 51(65), Fascicola 1, 2006

### Direct Field-Oriented Control Based on Backstepping Strategy with Fuzzy Rotor Resistance Estimator for Induction Motor Speed Control

I. K. Bousserhane<sup>1</sup>, A. Hazzab<sup>1</sup>, M. Rahli<sup>2</sup>, B. Mazari<sup>2</sup> and M. Kamli<sup>2</sup>

Abstract – In this paper, the speed control of an induction motor using backstepping design with fuzzy rotor resistance estimation is proposed. First, the direct field oriented control IM is derived. Then, a backstepping for direct field oriented control is proposed to compensate the uncertainties which occur in the control. The effectiveness of the proposed control scheme is verified by numerical simulation. The numerical validation results of the proposed scheme have presented good performances compared to the conventional direct-field oriented control.

### I. INTRODUCTION

Nowadays, like a consequence of the important progress in the power electronics and of microcomputing, the control of the AC electric machines known a considerable development and a possibility of the real time implantation applications. The Induction machine (IM) known by its robustness, cost, reliability and effectiveness is the subject of several researches [1]. However, it is traditionally for a long time, used in industrial applications that do not require high performances, this because of its high non-linearity and its high coupled structure. On the other hand, the direct current (D.C) machine was largely used in the field of the variable speed applications, where torque and flux are naturally decoupled and can be controlled independently by the torque producing current and the flux producing current. Since Blashke and Hasse have developed the new technique known as vector control [1, 2, 3], the use of the induction machine becomes more and more frequent. This control strategy can provide the same performance as achieved from a separately excited DC machine, and is proven to be well adapted to all type of electrical drives associated with induction machines[4]. The vector control technique combines the slip calculation with a rotor-position or speed measurement [5]. The calculation of the slip speed in the direct vector control involves the rotor time constant, which may vary considerably over the

operational range of the motor mainly due to changes in rotor resistance with temperature. An error in the slip speed calculation gives an error in the rotor flux position, resulting in coupling between the flux and torque-producing currents due to axis misalignment. This results in a torque response with possible overshoot or undershoot and a steady-state error. Therefore variations in motor parameters, particularly rotor resistance, should be tracked as they occur. For this reasons, many research have been done on automated tuning of induction motor parameters by various authors [5, 6, 7, 8].

The most widely used controller in the industrial applications is the PID-type controllers because of their simple structures and good performances in a wide range of operating conditions [9]. The PID controller's parameters are selected in an optimal way by known methods such as the Zeigler and Nichols, poles assignment... etc. However, the PID controllers are simple but cannot always effectively control systems with changing parameters or have a strong nonlinearity; and may need frequent on-line retuning [10].

Due to new developments in nonlinear control theory, several nonlinear control techniques have been introduced in the last two decades. One of the nonlinear control methods that has been applied to induction motor control is the backstepping design [11, 12]. The backstepping is a systematic and recursive design methodology for nonlinear feedback control. This approach is based upon a systematic procedure for the design of feedback control strategies suitable for the design of a large class of feedback linearisable nonlinear systems exhibiting constant uncertainty, and guarantees global regulation and tracking for the class of nonlinear systems transformable into the parametric-strict feedback form. The backstepping design alleviates some of these limitations [11,13]. It offers a choice of design tools to accommodate uncertainties and nonlinearities and can avoid wasteful cancellations. The idea of

<sup>&</sup>lt;sup>1</sup>UniversityCenter of Bechar, Electrical Engineering Deaprtement,

B.P. 417 Bechar, Algeria, e-mails: bou\_isma@yahoo.fr, a\_hazzab@yahoo.fr

<sup>&</sup>lt;sup>2</sup>University of Science and Technology of Oran, B.P 1523 ElM'naouer(31000), Algeria, Oran,

rahlim@yahoo.fr, mazari\_dz@yahoo.fr, kamli\_mk@yahoo.com.

backstepping design is to select recursively some appropriate functions of state variables as pseudocontrol inputs for lower dimension subsystems of the overall system. Each backstepping stage results in a new pseudo-control design, expressed in terms of the pseudo-control designs from the preceding design stages. When the procedure terminates, a feedback design for the true control input results which achieves the original design objective by virtue of a final Lyapunov function, which is formed by summing up the Lyapunov functions associated with each individual design stage [14].

In this paper we apply the backstepping technique to design a speed controller for the induction motor with fuzzy rotor resistance adaptation. The output of the backstepping controller is the current  $(i_{qs})$  required to maintain the motor speed close to the reference speed. The current  $(i_{qs})$  is forced to follow the control current by using current regulators. The direct field-oriented of induction machine is presented in section 2, the backstepping technique for IM control is summarized in section 3. The proposed fuzzy estimation of the rotor resistance is derived in section 4. Section 5 concludes the paper.

## II. DIRECT FIELD-ORIENTED CONTROL OF THE IM

The dynamic model of three-phase, Y-connected induction motor can be expressed in the d-q synchronously rotating frame as [1, 2, 3]:

$$\begin{aligned} \frac{di_{ds}}{dt} &= \frac{1}{\sigma L_s} \left\{ -\left(R_s + \left(\frac{L_m}{L_r}\right)^2 R_r\right) i_{ds} + \sigma L_s . \omega_e \, i_{qs} + \frac{L_m \cdot R_r}{L_r^2} \, \phi_{dr} + \frac{L_m}{L_r} \, \phi_{qr} . \omega_r + V_{ds} \right) \\ \frac{di_{qs}}{dt} &= \frac{1}{\sigma L_s} \left\{ -\sigma . L_s . \omega_e \, i_{ds} - \left(R_s + \left(\frac{L_m}{L_r}\right)^2 R_r\right) i_{qs} - \frac{L_m}{L_r} . \phi_{dr} . \omega_r + \frac{L_m \cdot R_r}{L_r^2} \, \phi_{qr} + V_{qs} \right) \\ \frac{d\phi_{dr}}{dt} &= \frac{L_m \cdot R_r}{L_r} \, i_{ds} - \frac{R_r}{L_r} \, \phi_{dr} + (\omega_e - \omega_r) \phi_{dr} \\ \frac{d\phi_{qr}}{dt} &= \frac{L_m \cdot R_r}{L_r} \, i_{qs} - \left(\omega_e - \omega_r\right) \phi_{dr} - \frac{R_r}{L_r} \, \phi_{qr} \\ \frac{d\omega_r}{dt} &= \frac{3}{2} \frac{P^2 \cdot L_m}{L_r \cdot J} \left(i_{qs} . \phi_{dr} - i_{ds} . \phi_{qr}\right) - \frac{f_c}{J} . \omega_r - \frac{P}{J} . T_l \end{aligned}$$

Where  $\sigma$  is the coefficient of dispersion and is given by (2):

$$\sigma = 1 - \frac{L_m^2}{L_s L_r} \tag{2}$$

 $L_s$ ,  $L_r$ ,  $L_m$  stator, rotor and mutual inductances;

 $R_s, R_r$  stator and rotor resistances;

$$\omega_e, \omega_r$$
 electrical and rotor angular frequency;

- $\omega_{sl}$  slip frequency  $(\omega_e \omega_r)$ ;
- $\tau_r$  rotor time constant  $(L_r/R_r)$ ;
- *P* pole pairs

The main objective of the vector control of induction motors is, as in DC machines, to independently control the torque and the flux; this is done by using a d-q rotating reference frame synchronously with the rotor flux space vector [2, 3]. In ideally field-oriented

control, the rotor flux linkage axis is forced to align with the d-axes, and it follows that [3, 4, 12]:

$$\phi_{rq} = \frac{d\phi_{rq}}{dt} = 0 \tag{3}$$

$$\phi_{rd} = \phi_r = cons \tan t \tag{4}$$

Applying the result of (3) and (4), namely fieldoriented control, the torque equation become analogous to the DC machine and can be described as follows:

$$T_e = \frac{3}{2} \frac{p \cdot L_m}{L_r} \cdot \phi_r \cdot i_{qs}$$
<sup>(5)</sup>

And the slip frequency can be given as follow:

$$\omega_{sl} = \frac{1}{\tau_r} \frac{i_{qs}^*}{i_{ds}^*} \tag{6}$$

Consequently, the dynamic equations (1) yield:

$$\frac{di_{ds}}{dt} = -\left(\frac{R_s}{\sigma L_s} + \frac{1-\sigma}{\sigma \tau_r}\right)i_{ds} + \omega_e i_{qs} + \frac{L_m}{\sigma L_s L_r \tau_r}\phi_{rd} + \frac{1}{\sigma L_s}V_{ds} (7)$$

$$\frac{di_{qs}}{dt} = -\left(\frac{R_s}{\sigma L_s} + \frac{1-\sigma}{\sigma \tau_r}\right)i_{qs} - \omega_e i_{ds} + \frac{L_m}{\sigma L_s L_r \tau_r}\phi_{rd} + \frac{1}{\sigma L_s}V_{ds} (8)$$

$$\frac{d\phi_r}{dt} = \frac{L_m}{\tau_r} i_{ds} - \frac{1}{\tau_r} \phi_{rd}$$
(9)

$$\frac{d\omega_r}{dt} = \frac{3}{2} \frac{P^2 L_m}{J L_r} i_{qs} \phi_{rd} - \frac{f_c}{J} \omega_r - \frac{P}{J} T_l$$
(10)

Using (3) and (4) the desired flux in terms of  $i_{ds}$  can be found from:

$$\phi_{dr} = \frac{L_m / T_r}{s + 1 / T_r}$$
(11)

The decoupling control method with compensation is to choose inverter output voltages such that [10]:

$$V_{ds}^{*} = \left(K_{p} + K_{i}\frac{1}{s}\right)\left(i_{ds}^{*} - i_{ds}\right) - \omega_{e}\sigma L_{s}i_{qs}^{*}$$
(12)  
$$V_{qs}^{*} = \left(K_{p} + K_{i}\frac{1}{s}\right)\left(i_{qs}^{*} - i_{qs}\right) + \omega_{e}\sigma L_{s}i_{ds}^{*} + \omega_{r}\frac{L_{m}}{L_{r}}\phi_{rd}$$
(13)

According to the above analysis, the indirect fieldoriented control (IFOC) [1, 4, 10] of induction motor with current-regulated PWM drive system can reasonably presented by the block diagram shown in the Fig. 1.



Fig. 1: Block diagram of DFOC for an induction motor.

#### III. THE SPEED CONTROL OF THE IM USING BACKSTEPPING TECHNIQUE

#### A. Backstepping technique

Consider the system:  

$$\dot{x} = f(x) + g(x)u$$
,  $f(0) = 0$  (14)

Where  $x \in R^n$  is the state and  $u \in R$  is the control input. Let  $u_{des} = \alpha(x)$ , a(0) = 0 be a desired feedback control law, which, if applied to the system in (14), guarantees global boundedness and regulation of x(t)to the equilibrium point x = 0 as  $t \to \infty$ , for all x(0)and V(x) is a control Lyapunov function, where :

$$\frac{\partial V(x)}{\partial x} [f(x) + g(x)\alpha(x)] < 0, \ V(x) > 0$$
(15)

Consider the following cascade system:

$$\dot{x} = f(x) + g(x)y, \ f(0) = 0$$
 (16)

$$\dot{\zeta} = m(x,\zeta) + \beta(x,\zeta)u , \ h(0) = 0 \tag{17}$$

$$y = h(x) \tag{18}$$

Where for the system in (16), a desired feedback a(x) and a control Lyapunov function V(x) are known. Then, using the nonlinear block backstepping theory in [17], the error between the actual and the desired input for the system in (16) can be defined as  $z = y - \alpha$ , and an overall control Lyapunov function  $V(x, \zeta)$  for the systems in (16) and (17) can be defined by augmenting a quadratic term in the error variable z with V(x):

$$V(x,\zeta) = V(x) + \frac{1}{2}z^{2}$$
(19)

Taking the derivative of both sides gives:

$$\dot{V}(x,\zeta) = \dot{V}(x) + \frac{1}{2}z\dot{z}$$
(20)

From which solving for  $u(x, \zeta)$ , which renders  $\dot{V}(x, \zeta)$  negative definite, yields a feedback control law for the full system in (16-18). One particular choice is [17]:

$$u = \left(\frac{\partial h(\zeta)}{\partial \zeta} \beta(x,\zeta)\right)^{-1} \left\{ -c(y-\alpha) - \frac{\partial h(\zeta)}{\partial \zeta} m(x,\zeta) + \frac{\partial \alpha(x)}{\partial x} \dot{x} - \frac{\partial V(x)}{\partial x} g(x) \right\}, \quad c > 0$$
(21)

#### B. Application to induction motor

In this section we use the backstepping algorithm to develop a control law to regulate the speed of the induction motor. The speed will converge to its desired value from a wide set of initial conditions. **Step 1:** 

We first consider the tracking objective of the direct current  $(\phi_{dr})$ . A tracking error  $z_1 = \phi_{dr}^* - \phi_{dr}$  is defined and the derivative becomes:

$$\dot{z}_1 = \frac{d\phi_{dr}^*}{dt} - \frac{R_r}{L_r} \cdot \left(L_m \cdot i_{ds} - \phi_{dr}\right)$$
(22)

To initiate backstepping, we choose  $i_{ds}$  as our first virtual control. If the stabilising function is chosen as:

$$i_{ds}^{*} = \frac{\phi_{dr}}{L_{m}} + c_{1} \cdot \frac{\tau_{r}}{L_{m}} \cdot z_{1} + \tau_{r} \cdot \frac{d\phi_{dr}}{dt}$$
(23)  
We obtain:

We obtain:

$$\dot{z}_1 = c_1 \cdot z_1 + \frac{1}{\tau_r} \cdot \left( i_{ds} - i_{ds}^* \right)$$
(24)

Due to the fact that  $i_{ds}$  is not a control input an error variable  $z_2 = i_{ds} - i_{ds}^*$  is defined and we have the derivative as follows:

$$\dot{z}_2 = c_1 \cdot z_1 + \frac{1}{\tau_r} \cdot z_2 \tag{25}$$

Step 2:

The derivative of the error variable  $z_2 = i_{ds} - i_{ds}^*$  is:

$$\dot{z}_{2} = -\frac{L_{m}}{\tau_{r}} \cdot \left(L_{m} \cdot i_{ds} - \phi_{dr}\right) + c_{1} \cdot \left(i_{ds} - \frac{\phi_{dr}}{L_{m}} - \tau_{r} \cdot \frac{d\phi_{dr}^{*}}{dt}\right) - \frac{\tau_{r}}{L_{m}} \cdot \frac{d^{2}\phi_{dr}}{dt^{2}} + \frac{1}{\sigma \cdot L_{s}} \cdot V_{ds} - \frac{1}{\sigma \cdot L_{s}} \left(R_{r} \cdot i_{ds} - w_{e} \cdot \sigma \cdot L_{s} \cdot i_{qs} + \left(\frac{L_{m}}{L_{r}}\right)^{2} \cdot R_{r} \cdot \left(i_{ds} - \frac{\hat{\phi}_{dr}}{L_{m}}\right)\right) + \frac{\left(\frac{L_{m}}{L_{r}}\right)^{2} \cdot R_{r}}{\sigma \cdot L_{s}} \cdot \frac{\phi_{dr}}{L_{m}} + w_{r} \cdot \frac{L_{m}}{\sigma \cdot L_{s} \cdot L_{r}} \cdot \phi_{qr}$$
(26)

Viewing  $\phi_{dr}$  and  $\phi_{qr}$  as unknown disturbances we apply nonlinear damping [13, 17] to design the control function:

$$\frac{1}{\sigma \cdot L_s} \cdot V_{sd} = \frac{1}{\sigma \cdot L_s} \left( R_s \cdot i_{ds} - w_e \cdot \sigma \cdot L_s \cdot i_{qs} + \left(\frac{L_m}{L_r}\right)^2 \cdot R_r \cdot \left(i_{ds} - \frac{\hat{\phi}_{dr}}{L_m}\right) \right)$$
$$\cdot \left(\frac{1}{\tau_r} - c_1\right) \cdot \left(i_{ds} - \frac{\hat{\phi}_{dr}}{L_m}\right) + c_1 \frac{\tau_r}{L_m} \cdot \frac{d\phi_{dr}^*}{dt} + \frac{\tau_r}{L_m} \cdot \frac{d^2\phi_{dr}^*}{dt^2}$$
$$- c_2 \cdot z_2 - \frac{1}{\tau_r} \cdot z_1 - d_2 \cdot \left\{ \left(\frac{(L_m/L_e)^2 R_r}{\sigma L_s}\right)^2 + \left(w_r \cdot \frac{(1-\sigma)}{\sigma}\right)^2 \right\} \cdot z_2$$
(27)

We define:

$$\phi_1 = \frac{\left(\frac{L_m}{L_r}\right)^2 \cdot R_r}{\sigma \cdot L_s}, \ \phi_2 = w_r \cdot \frac{\frac{L_m^2}{L_r}}{\sigma \cdot L_s} \text{ and } \phi^2 = \phi_1^2 + \phi_2^2.$$

The insertion of the control function in the dynamics for the error variable  $z_2$  gives :

$$\dot{z}_{2} = -c_{2} \cdot z_{2} - \frac{1}{\tau_{r}} z_{1} - d_{2} \cdot \phi^{2} \cdot z_{2} + \phi_{1} \cdot \frac{\phi_{dr}}{L_{m}} + \phi_{2} \cdot \frac{\phi_{qr}}{L_{m}}$$
(28)

#### Step 3:

We now search to find the error torque tracking. A tracking error is for  $\phi_{dr} \neq 0$  defined as:

$$z_{3} = i_{qs} - \frac{T_{e}^{*}}{\left(P \cdot \frac{L_{m}}{L_{r}} \cdot \phi_{dr}\right)}$$
(29)

Then, its derivative is:

$$\dot{z}_{3} = \frac{1}{\sigma \cdot L_{s}} \cdot V_{qs} - \frac{1}{\sigma \cdot L_{s}} \cdot \left( R_{s} \cdot i_{sq} + w_{e} \cdot \sigma \cdot L_{s} \cdot i_{ds} + \left( \frac{L_{m}}{L_{r}} \right)^{2} \cdot R_{r} \cdot i_{qs} \right)$$

$$+ w_{r} \cdot (1 - \sigma) \cdot L_{s} \cdot \frac{\hat{\phi}_{dr}}{L_{m}} - \frac{\left( \frac{L_{m}}{L_{r}} \right)^{2} \cdot R_{r}}{\sigma \cdot L_{s}} \cdot \frac{\phi_{qr}}{L_{m}} + w_{r} \cdot \frac{L_{m}^{2}}{\sigma \cdot L_{s}} \cdot \frac{\phi_{dr}}{L_{m}} + \frac{L_{r} \cdot T_{e}^{*}}{\sigma \cdot L_{s}} \cdot \frac{1}{\tau_{r}} \cdot \left( i_{ds} - \frac{\hat{\phi}_{dr}}{L_{m}} \right) - \frac{L_{r}}{P \cdot L_{m} \cdot \hat{\phi}_{dr}} \cdot \frac{dT_{e}^{*}}{dt}$$

$$(30)$$

Viewing  $\phi_{dr}$  and  $\phi_{qr}$  as unknown disturbances we apply nonlinear damping [13, 17] to design the control function:

$$\frac{1}{\sigma \cdot L_s} \cdot V_{qs} = \frac{1}{\sigma \cdot L_s} \cdot \left( R_s \cdot i_{qs} - w_e \cdot \sigma \cdot L_s \cdot i_{qs} + \left( \frac{L_m}{L_r} \right)^2 \cdot R_r \cdot i_{qs} + w_r \cdot (1 - \sigma) \cdot L_s \cdot \frac{\hat{\phi}_{dr}}{L_m} \right) - \frac{2 \cdot L_r \cdot T_e^*}{3 \cdot P \cdot \phi_{dr}} \cdot \frac{1}{T_r} \cdot \left( i_{ds} - \frac{\hat{\phi}_{dr}}{L_m} \right) + \frac{2 \cdot L_r}{3 \cdot P \cdot L_m} \cdot \frac{\delta T_e^*}{\delta dr} \cdot \frac{dT_e^*}{dt} - c_3 \cdot z_3 - d_3 \cdot \left\{ \left( \frac{L_m}{L_r} \right)^2 \cdot R_r - \frac{1}{\sigma \cdot L_s} \right)^2 + \left( w_r \cdot \frac{(1 - \sigma)}{\sigma} \right)^2 \right\} \cdot z_3$$

(31)The insertion of the control function in the dynamics for the error variable  $z_3$  then gives:

$$\dot{z}_{3} = -c_{3} \cdot z_{3} - d_{3} \cdot \phi^{2} \cdot z_{3} + \phi_{1} \cdot \frac{\phi_{qr}}{L_{m}} + \phi_{2} \cdot \frac{\phi_{dr}}{L_{m}}$$
(32)

The combined controller is shown in figure 2 where we have:

$$\begin{cases} V_{ds,gf} = R_s \cdot i_{ds} - \omega_s \cdot \sigma \cdot L_s \cdot i_{qs} + \left(\frac{L_m}{L_r}\right)^2 \cdot R_r \cdot \left(i_{ds} - \frac{\hat{\phi}_{dr}}{L_m}\right) \\ V_{qs,gf} = R_s \cdot i_{sq} - \omega_s \cdot \sigma \cdot L_s \cdot i_{qs} + \left(\frac{L_m}{L_r}\right)^2 \cdot R_r \cdot i_{sq} + \omega_r \cdot (1 - \sigma) \cdot L_s \cdot \frac{\hat{\phi}_{dr}}{L_m} \\ V_{ds,nl} = \sigma \cdot L_s \cdot \left\{ \left(\frac{1}{\tau_r} - c_1\right) \cdot \left(i_{ds} - \frac{\hat{\phi}_{dr}}{L_m}\right) - \frac{1}{L_m} \cdot \tau_r \left(\hat{\phi}_{dr} - \phi_{dr}^*\right) \right\} \\ V_{qs,nl} = -\frac{2 \cdot L_m^2 \cdot T_{em}^*}{3 \cdot P \cdot (1 - \sigma) \cdot L_s \cdot \phi_{dr}^2} \cdot \frac{\sigma \cdot L_s}{\tau_r} \cdot \left(i_{ds} - \frac{\hat{\phi}_{dr}}{L_m}\right) \end{cases}$$
(33)



Fig. 2: Nonlinear field-oriented control of IM using Backstepping technique

#### C. Speed control of IM using backsteping

To control the speed of the induction motor, we look to search the error speed tracking. We consider that  $i_{as}^{*}$  is the control law, so tracking error is defined as:

$$z_0 = \omega_r^* - \omega_r \tag{34}$$

(25)

So, its derivate is given as :

$$\dot{z}_{0} = \dot{\omega}_{r}^{*} - \dot{\omega}_{r}$$

$$\dot{z}_{0} = \dot{\omega}_{r}^{*} - \left[\frac{3}{2} \frac{P^{2} \cdot L_{m}}{L_{r} \cdot J} \cdot i_{qs} \cdot \phi_{dr} - \frac{f_{c}}{J} \cdot \omega_{r} - \frac{P}{J} \cdot T_{l}\right]$$
(35)

The control law obtained is :

$$i_{qs}^{*} = \frac{2}{3} \frac{L_{r} \cdot f_{c}}{P^{2} \cdot L_{m} \cdot \phi_{dr}} \cdot \omega_{r} + c_{0} \frac{2 \cdot L_{r} \cdot J}{3 \cdot P^{2} \cdot L_{m} \cdot \phi_{dr}} z_{0} + \frac{2}{3} \frac{L_{r}}{P \cdot L_{m}} \cdot T_{l}$$

$$(37)$$

#### IV. FUZZY ROTOR RESISTANCE ESTIMATION

In this section, the fuzzy rotor resistance estimation is proposed. The first challenge in the design of this fuzzy logic estimator is to determine its inputs variables. Since the time constant for the variation of the rotor resistance is much larger than the time constant of the IM, the rotor resistance estimation process can be running under steady-state conditions (no changes of load torque and reference speed command).

In order to study the influence of the rotor resistance, a characteristic function F is utilized [5, 6]:

$$F = \frac{1}{\omega_r \omega_e} \left[ \left( V_{ds} - \sigma L_s \frac{di_{sd}}{dt} \right) i_{sq} - \left( V_{qs} - \sigma L_s \frac{di_{sq}}{dt} \right) i_{sd} \right] + \sigma L_s \left( i_{sd}^2 + i_{sq}^2 \right)$$
(38)

This function can also be defined from a modified expression of field orientation conditions as follows:

$$F = \frac{L_m}{L_r} \left( \frac{d\phi_{rd}}{dt} i_{sq} - i_{sd} \cdot \phi_{rd} \right)$$
(39)

In steady state  $\left(\frac{d\phi_{rd}}{dt}=0\right)$ , this equation becomes:

$$F_0 = -\frac{L_m}{L_r} i_{sd} \cdot \phi_{rd} \tag{40}$$

Note that the function given in Equ. (40) differs from F by the effect of change of  $R_r$  [7]. In fact, the rotor resistance used in flux estimator is not actual value of  $R_r$  unless a rotor resistance adaptation is present. The error  $(F-F_0)$  reflects the rotor resistance variation, and can be used as a correction function for the adaptation of the rotor resistance in the fuzzy logic estimator.

The proposed estimator based on fuzzy logic principle is shown in Fig. 7. Functions  $F_0$  and F are first calculated. The error between F and  $F_0$  ( $\Delta F$ ) and its first time derivative are employed as inputs of FLE. The operation principle of FLE is similar as of a fuzzy logic controller (FLC). The membership functions for the fuzzy sets corresponding to the error  $\Delta F$ , its time variation and incremental rotor resistance  $\Delta R_r$  are defined in fig. 3 and fig. 4.

Because the data manipulated in the fuzzy inference mechanism is based on the fuzzy set theory, the associated fuzzy sets involved in the fuzzy control rules are defined as follows:

| <b>NB</b> : Negative big   | <b>NM</b> : Negative medium |
|----------------------------|-----------------------------|
| NS : Negative small        | ZE : Zero                   |
| <b>PS</b> : Positive small | <b>PM</b> : Positive medium |
| <b>PB</b> : Positive big   |                             |

And their universe of discourses are assigned to be between [-1, 1] for the inputs ( $\Delta F$  and its time variation), and [-1,1] for the outputs variable ( $\Delta R_r$ ). The incremental rotor resistance  $\Delta R_r$  is continuously added to the previously estimated rotor resistance  $R_{r0}$ .

Since only seven fuzzy subsets, NB, NM, NS, ZE, PS, PM and PB, are defined for  $\Delta F$ , its time variation and  $\Delta R_r$ , the fuzzy inference mechanism contains 49 rules. The resulting fuzzy inference rules for the incremental rotor resistance are as follows:

Table 1: Rule bases of the fuzzy estimator



Fig. 4: Membership functions consequent part



Fig. 5: Block diagram of rotor resistance estimation using fuzzy logic

#### V. RESULTS OF SIMULATION

To prove the rightness and effectiveness of proposed control scheme, we apply the designed controller to the control of the induction motor. The induction motor is a wound three phase, Y connected, four pole, 1.5 kW, 1420min<sup>-1</sup> 220/380V, 50Hz. The machine parameters are given in appendix. The configuration of the overall control system is shown in Fig. 6. It mainly consists of an induction motor, a ramp comparison current-controlled pulse width modulated (PWM) inverter, a slip angular speed estimator, an inverse park, nonlinear filed oriented control based on backstepping technique, and an outer speed feedback control loop contains on a backstepping controller.

Fig. 7 shows the disturbance rejection of backstepping controller when the machine is operated at 200 [rad/sec] under no load and a nominal load disturbance torque (10 N.m) is suddenly applied and eliminated at 1.5sec, 2.5ec respectively, followed by a reversed reference (-200rad/sec) at 4sec. The backstepping controller rejects the load disturbance rapidly with a negligible steady state error.

This controller rejects the load disturbance very rapidly with no overshoot and with a negligible steady state error more than the PI controller which is shown clearly in figs. 11-12.

Fig. 8 and 9 show a comparison between the classical field oriented control using PI controller and which based on backstepping design technique. It shows clearly that the decoupling control is more maintained for the backstepping design than which obtained by a classical PI controllers (current and flux regulators).

In the next simulation, the rotor resistance is supposed to be changed from 100% of its rated value to 200% linearly (step or ramp change). The responses of direct and quadratic rotor flux for the two cases (without and with rotor resistance adapting) and for step change are shown in Fig. 13. It's observed in these figures that when the estimated rotor resistance deviates from its real value, the field orientation scheme is detuned. Fig. 13 shows also the maintained performance of the IM drive using the rotor resistance adaptation to track its real value. In this case, the field orientation condition can be maintained by applying a step change of rotor resistance. It's observed that the detuned problem is removed completely ( $\phi_{rd} = \phi_r$  and  $\phi_{rq} = 0$ ).

Fig. 15 shows the responses of the direct and quadratic rotor flux with and without adaptation, for ramp change of rotor resistance. The same remarks can be observed for the responses shown in fig. 13. Finally, Fig. 14 and 16 show the rotor resistance tracking for step and ramp change. In both cases, the rotor resistance tracking is excellent and the field orientation condition is still maintained. We can analyze finally the principle of the obtained results for rotor resistance adaptation. If the system is under no-load condition, the torque current becomes zero. The calculated function F and  $F_0$  are not affected by the rotor resistance change. This is shown in Fig.13 and Fig.15 from 0sec until 1.5sec. However, if the load is added to the motor, the rotor resistance errors will affect the calculated functions.



Fig. 6: Block of the speed control and field oriented control of IM using backstepping technique with fuzzy rotor resistance estimator

1.6

The figures show that the proposed scheme achieves good performances as it achieves compensation of the rotor resistance changes.







Fig. 12: Zoomed responses of speed control obtained by PI, backstepping control for IM.



Fig. 13: Simulated results of the direct and quadratic flux without and with rotor resistance adaptation (step change).





Fig. 15: Simulated results of the direct and quadratic flux without and with rotor resistance adaptation (ramp change).



Fig. 16: Rotor resistance tracking for ramp change

#### VI. CONCLUSION

In this work, we have presented a backstepping technique associated with fuzzy rotor resistance estimation in order to offer a choice of design tools to accommodate uncertainties and nonlinearities. This study has successfully demonstrated the design of the backstepping technique for the speed control of an induction motor and the nonlinear field orientation control design. The Proposed scheme has presented satisfactory performances (no overshoot, minimal rise time, best disturbance rejection) for parameter variations, time-varying external force disturbances. The proposed fuzzy rotor resistance estimator produces a correction signal which is added to the rated value of the rotor resistance. The simulation results obtained have confirmed the excellent flux responses and the efficiency of the proposed scheme. Finally, the effectiveness of the PI controller and the nonlinear field orientation based on the backstepping strategy has been verified through simulation.

#### APPENDIX

Induction motor parameters:

|                       | - · · · <b>r</b> |               |       |                          |        |
|-----------------------|------------------|---------------|-------|--------------------------|--------|
| $P_n$ [kW]            | 1.5              | $R_s[\Omega]$ | 4.85  | $f_n$ [Hz]               | 50     |
| $V_n[\mathbf{V}]$     | 220              | $R_r[\Omega]$ | 3.805 | $J_n  [\mathrm{kg/m^2}]$ | 0.031  |
| η                     | 0.78             | $L_r[H]$      | 0.274 | $f_c$ [N.m.s/rd]         | 0.0014 |
| $\cos \varphi_n$      | 0.8              | $L_{s}$ [H]   | 0.274 | р                        | 2      |
| $\omega_n[\min^{-1}]$ | 1428             | $L_m$ [H]     | 0.258 |                          |        |

#### REFERENCES

- J. P. Caron, J.P. Hautier, 'Modeling and Control of Induction Machine', Technip Edition (1995) (text in french)
- [2] A. Hazzab, I. K. Bousserhane, M. Kamli, and M. Rahli 'Design of fuzzy sliding mode controller by genetic algorithms for induction machine speed control', Third IEEE International Conference on Conference on Systems, Signals & Devices SSD'05, Tunisia, (2005).
- [3] A. Hazzab, I. K. Bousserhane, M. Kamli and M. Rahli: "New Adaptive fuzzy PI-Sliding Mode Controller for Induction Machine Speed Control". Third IEEE International Conference on Conference on Systems, Signals & Devices SSD'05, Tunisia, (2005).
- [4] R. D. Lorenz and D. B. Lawson, 'A Simplified Approach to Continuous On-Line Tuning of Field-Oriented Induction Machine Drives', IEEE Trans. On Industry application, Vol/26, Issue/3, May/June (1990).
- [5] Y. Miloud, A. Draou, "Performance Analysis of a Fuzzy Logic Based Rotor Resistance Estimator of an Indirect Vector Controlled Induction Motor Drive", Turk. Jour. Elec. Engin. Vol.13, No 03, 2005.

- [6] T. -C. Minh, L. -H. Hoang, "Model Reference Adaptive Fuzzy Controller and Fuzzy Estimator for High Performance Induction Motor Drives", Thirty First IEEE IAS Annual Meeting Conference Record, Vol.1, pp. 380-387, 1996.
- [7] B. Karanayil, M. F. Rahman and C. Grantham, "PI and Fuzzy Estimators for On-line Tracking of Rotor Resistance of Indirect Vector Controlled Induction Motor Drive", IEEE Inter. Conf. on Power Electronics, 2001.
- [8] R. -J. Wai, D. -C. Liu and F. -J. Lin, "Rotor Time Constant Estimation Approaches Based on Energy Function and Sliding Mode for Induction Motor Drive", Electric Power Sytem Research, Vol. 52, pp. 229-239, 1999.
- [9] L. Baghli, 'Contribution to Induction Machine Control: Using Fuzzy Logic, Neural Networks and Genetic Algorithms', Doctoral Thesis, Henri Poincare University, January 1999 (text in french).
- [10] M. A. Ouhrouche, C. Volet, 'Simulation of a Direct Field-Oriented Controller for an Induction Motor Using Matlab/Simulink Software Package', Proc. Of IASTED Int. Conf. Modeling and Simulation (MS'2000), USA.
- [11] Kanellakopoulos, I., Kokotovic P.V., and Morse, A. S. 'Systematic design of adaptive controller for feedback linearizable systems', IEEE Trans., Auto. Control. 1991. 36. (11), pp. 1241-1253.
- [12] Lin, F. J., and Lee, C. C., 'Adaptive backstepping control for linear induction motor drive to track period references', IEE Proc. Electr. Power Appl., 2000,147, (6), pp 449-458.
- [13] Rasmussen, H., Vadstrup, P., Borsting, H., 'Nonlinear decoupling of Torque and Field Amplitude of Induction Motors', FINPIE/97 Espoo Finland, (1997).
- [14] Yaolong, T., Chang, J., Hualin, T., 'Adaptive Backstepping Control and Friction Compensation for AC Servo with Inertia and Load Uncerainties', IEEE Trans. On Ind. Elect., Vol 50, N°5, 2003.
- [15] J. Jung, K. Nam, 'A Dynamic Decoupling Control Scheme for High-Speed Operation of Induction Motors', IEEE Trans. on Ind. Elect. Vol. 46/01 (1999).
- [16] LI Zhen, Longya Xu, 'On-Line Fuzzy Tuning of Indirect Field-Oriented Induction Machine Drives', IEEE Trans. on Power Electronics, Vol. 13 n°1 (1998).
- [17] Benaskeur, A.R.: 'Aspects de l'application du backstepping adaptatif à la commande décentralisée des systèmes nonlinéaires'. PhD thesis, Department of Electrical and Computer Engineering, Universite Laval, Quebec City, Canada, 2000.
- [18] M. Krstié, I. Kanellekapolous, and P. V. Kokotovic, 'Nonlinear Design of Adaptive Controllers for Linear Systems', IEEE Trans. Automat. Contr., Vol 39, pp. 738-752, 1994.

Tom 51(65), Fascicola 1, 2006

### OTA-C BIQUAD CELLS EMULATION OF LC LADDER FILTERS

Andrei Câmpeanu and János Gal<sup>1</sup>

Abstract – The paper presents a method to design continuos-time filter based on the node-voltage simulation of LC ladder structures. The node voltages are used as variables to generate transfer functions. The OTA-C biquad cells are realized in distributed-feedback configuration and use node current injection to permit multiple input action. Both all-pole and finitetransmission-zeros LC low-pass and high-pass filters are implemented. Applying standard low pass to bandpass frequency transformation to OTA-C circuits capacitors, bandpass and bandstop filters are easily obtained from their low-pass or high-pass active filters prototypes. Keywords: filter synthesis, OTA-C biquads

#### I. INTRODUCTION

Passive double loaded ladder networks are commonly used as prototypes for active filters because their low sensitivity is preserved by active simulations. Nevertheless, the well known "leap-frog" active filter synthesis technique, based on the simulation of current-voltage relationships existing in a LC-ladder prototype [1], [2] do not solves satisfactorily the simulation of finite-zeros filters [3], the resulting circuits in these cases having usually floating capacitors which are responsible for parasitic bottom-plate capacitances and undesirable non-observable poles.

An alternative to classical simulation method proposed in [4], uses the mesh currents description of the passive circuit. This approach uses coupledbiquad filter cells to implement mesh equations of the passive network. In order to implement finite-zeros passive filters simulation by the mesh currents method in circuits consisting only from operational amplifiers with grounded inputs, capacitors and resistors, we used succesfully in [5], a universal multiple-inputs biquad cell based on the well-known Tow-Thomas structure. In this case, each biquad cell implements the currents equations that take place in one of circuit meshes.

The aim of the present paper is to extend the area of coupled-biquad method to OTA-C circuits. We investigate also the use of the node-voltage description of the passive ladder network as an equivalent alternative to the mesh current simulation method. With that end in view, an important effort was done to establish an optimal OTA-C biquad cell that suits best to coupled-biquad applications. Therefore, the OTA-C biquads must permit multiple inputs, contain only grounded capacitors and realize all types of filtering functions. These requirements can be fulfilled only by connecting three or four additional OTAs to the three OTA basic biquad circuit [3], [6]. This does not represent a major overhead, since in integrated circuits, OTAs can be fabricated very efficiently and economically.

#### II. SYNTHESIS PROCEDURE

Consider a general RLC ladder network with n nodes, as shown in Fig. 1. The work of the passive network can be described using the voltages in the nodes of the network:  $V_1, V_2, ..., V_n$ . The most general form of the equation that can be written for any node of the network is

$$V_k = \frac{I_k}{Y_k^n} + \frac{Y_{2k-2}}{Y_k^n} V_{k-1} + \frac{Y_{2k}}{Y_k^n} V_{k+1}, \quad k = 1, 2, \dots, n$$
(1)

where  $Y_k^n$  is the total admitance connected to node k

of the network  $(Y_k^n = Y_{2k-2} + Y_{2k-1} + Y_{2k})$ .  $I_k$  represents the value of current sources connected to the node. Only for k = 1,  $I_1 \neq 0$  and  $V_0 = 0$ . In the last node of the network:  $V_{k+1} = 0$ , k = n.

According to eq. (1), the ladder filter network can be implemented using RC active circuits cells with multiple inputs. Moreover, as the denominators of all the terms on the right side of (1) are identical,  $Y_k^n$ , a unique active circuit structure with multiple inputs can be used to implement the desired functions. Depending on the position of the node in the RLC



Fig. 1 Using node voltages to describe the work of a RLC ladder network

<sup>&</sup>lt;sup>1</sup> Facultatea de Electronică și Telecomunicații, Departamentul Comunicații Bd. V. Pârvan Nr. 2, 300223 Timișoara, e-mail andrei.campeanu@etc.upt.ro, janos.gal@etc.upt.ro

network, these functions are first or second order RC active circuits transfer functions. Refering to node k, we will denote the corresponding transfer functions in eq. (1) as

$$T_{ik}(s) = \frac{1}{Y_k^n}; T_{k-1,k}(s) = \frac{Y_{2k-2}}{Y_k^n}; T_{k+1,k}(s) = \frac{Y_{2k}}{Y_k^n}$$
(2)

Consequently, an active filter cell will realize the equation

 $V_k = T_{ik}I_k + T_{k-1,k}(s)V_{k-1} + T_{k+1,k}V_{k+1}$ , k = 1, 2, ..., n (3) There are two forms of RLC ladder filter structures: T-shaped and  $\pi$ -shaped circuits. Both of them can be implemented by this method, but it is normal to choose for simulation the most efficient one, vewing that the emulation of first-order transfer functions uses almost the same number of OTAs as second-order function cells. From this point of view,  $\pi$ -shaped circuits are the choice, because, with the exception of the last node in an even-order filter, all transfer functions in (3) are second-order rational functions.

#### III. BIQUAD OTA-C FILTER BUILDING BLOCKS

First and second-order filter cells are needed to implement eq. (3). Since the solutions for first-order sections are obvious, we will focus on second-order solutions used in our approach. A convenient OTA-C biquad filter cell is a two-inputs device able to perform second-order functions with identical poles but different zeros regarding the inputs. Multiple inputs is obtained by the technique of node current injection [3], which apply the input voltages through extra single-ended input OTAs to some circuit nodes. The OTA-C biquad itself has not the simplest structure, viewing the necessity of an indepedent tuning of parameters  $\omega_0$  and Q. We choosed a distributed-feedback (DF) two-integrator loop structure with four OTAs and two grounded capacitors [3].

A. Finite-Q OTA-C Biquad Cell

These cells are used to emulate network voltage equations for nodes which total admittance  $Y_k^n$ 



Fig. 2 Double-input finite-Q OTA-C biquad cell used in coupled-biquad filter implementation

includes a real part. It's the case in a double terminated RLC ladder filter for the first and the last node of the network. The complete circuit is shown in Fig. 2. Choosing for convenience  $C_1 = C_2 = C$  and  $g_1 = g_2 = g$ , the transfer function of the circuit is given by

$$V_{o} = \sum_{i}^{2} \frac{\pm \frac{g_{ai3}C^{2}}{g^{2}g_{4}}s^{2} \pm \frac{g_{ai2}g_{3}C}{g^{2}g_{4}}s \pm \frac{g_{ai1}g_{3}}{gg_{4}} \pm \frac{g_{ai3}}{g_{4}}}{\frac{C^{2}}{g^{2}}s^{2} + \frac{g_{3}C}{g_{4}g}s + 1} V_{i}$$
(4)

Depending on the node voltage equation that is emulated, the circuit can realize any kind of second order relationship established at the terminal nodes of a low-pass or high-pass double-terminated passive ladder filter. The sign ± simply means both non-inverting and inverting inputs of OTAs in the *Input Sections* can be used, depending on application. Not all OTAs in the Input Sections are used simultaneously. The shape of the numerator of the transfer function in (4) dictates which OTA remains,  $g_{aii} \neq 0$ , and which OTA is removed,  $g_{aii} = 0$ . It is seen that the circuit can realize a low-pass filter if filter and а bandpass  $g_{ai2} = g_{ai3} = 0$ for  $g_{ai1} = g_{ai3} = 0$ . The single shortcoming of this structure is the coefficient difference matching needed realize а high-pass filter: to  $g_{ai1} = -(g_4/g_3)g_{ai3}, g_{ai2} = 0$ . In defiance of this, any filter characteristics can be realized, making the architecture the best suited for our application.

#### B. Infinite-Q OTA-C Biquad Cell

For network nodes to which are connected only reactances, the corresponding OTA-C biquad cells exhibit infinite-Q second order transfer functions. It is a situation met in all internal nodes of an RLC ladder filter. Though, it were possible to use the circuit in Fig. 2 by removing the feedback between  $g_4$  and  $g_2$ , we preferred to eliminate the drawback of this structure which we talk about before, by using the circuit shown in Fig. 3.



Fig. 3 Double-input infinite-Q OTA-C biquad cell used in coupled-biquad filter implementation

To write the transfer function, the same simplifications like in (4) will be made:  $C_1 = C_2 = C$ ,  $C_1 = C_2 = C$ . Now, the transfer function of the infinite-Q OTA-C biquad cell is given by

$$V_{o} = \sum_{i}^{2} \frac{\pm \frac{g_{ai3}C^{2}}{g^{2}g_{3}}s^{2} \pm \frac{g_{ai2}C}{g^{2}}s \pm \frac{g_{ai1}}{g}}{\frac{g_{3}C^{2}}{g^{2}g_{4}}s^{2} + 1}V_{i}$$
(5)

There are no more coefficient difference matching involved, thus the architecture is insensitive to variations in transconductances values. As in previous case, not all OTAs in the *Input Sections* are used simultaneously, and the change of sign in the terms from the numerator simply means to pass from a noninverting input to an inverting input of OTAs in the *Input Sections*. More simplifications are obtained if simple low-pass and bandpass characteristics must to be implemented. It's the case of low-pass all-pole filters, where the four OTAs biquad structure,  $g_1, g_2, g_3, g_4$  is reduced to  $g_1, g_2$ .

#### IV. LOW-PASS AND HIGH-PASS FILTERS DESIGN EXAMPLES

The emulation of RLC ladder filter networks by the node-voltage simulation method consists in an adequate coupling of biquad OTA-C cells introduced in the previous Section. Viewing the large number of OTAs involved by the use of cells in Fig. 2 and Fig. 3, it is obvious that OTA-C coupled-biquad implementation represents an alternative only in those areas where the "traditional" leap-frog method do not perform well: finite-zeros passive ladder filters emulation. The complexity of a filter synthesis depends on the choice of the prototype network and, as we pointed before,  $\pi$ -shaped filter networks are best suited to our purposes.

The design procedure of an OTA-C filter based on the node-voltage emulation method starts by the selection of an appropiate RLC ladder prototype. Next, a description of passive network work is made by its set of node-voltage equations. Then, each equation is replaced by one of OTA-C biquad cells from the previous Section, or by a first-order OTA-C filter. Drawing a parallel between the passive network equations and the transfer functions of OTA-C filter



Fig. 4 Fifth-order elliptic low-pas passive ladder filter used as prototype in node-voltage emulation method.

cells, the values of OTAs transconductan-ces and capacitances are computed. Finally, the neighbouring filter cells are connected in accordance with passive filter equations.

To illustrate the node-voltage approach, a fifth-order low-pass elliptic passive filter prototype will be used to obtain equivalent OTA-C coupled-biquad filters. The LC ladder prototype shown in Fig. 4 has 1dB ripple in the passband and minimum 55db attenuation in the stopband. Node-voltage analysis leads to the following system of equations:

$$V_{1} = T_{01}I_{1} + T_{21}V_{2} = \frac{sl_{2}I_{1} + (s^{2}c_{2}l_{2} + 1)V_{2}}{s^{2}(c_{1} + c_{2})l_{2} + sl_{2} + 1}$$

$$V_{2} = T_{12}V_{1} + T_{32}V_{3}$$

$$= \frac{\left(s^{2}c_{2}\frac{l_{2}l_{4}}{l_{2} + l_{4}} + \frac{l_{4}}{l_{2} + l_{4}}\right)V_{1} + \left(s^{2}c_{2}\frac{l_{2}l_{4}}{l_{2} + l_{4}} + \frac{l_{2}}{l_{2} + l_{4}}\right)V_{3}}{s^{2}(c_{2} + c_{3} + c_{4})\frac{l_{2}l_{4}}{l_{2} + l_{4}} + 1}$$

$$V_{3} = T_{23}V_{2} = \frac{\left(s^{2}c_{4}l_{4} + 1\right)V_{2}}{s^{2}(c_{4} + c_{5})l_{4} + sl_{4} + 1}$$
(6)

Each pair of these transfer functions (f.i.  $T_{01}$  and  $T_{21}$ ) have the same poles but different zeros. This enables the realization of each equation in (6) by one OTA-C



Fig. 5 Block diagram of the node-voltage coupled-biquad active filter emulation of ladder filter in Fig. 4. The various transfer functions are given in the text.



Fig. 6 The OTA-C realization of fifth-order elliptic low-pass ladder prototype filter in Fig. 4.

biquad circuit cell.. The result is that for the fifthorder filter under discussion, three OTA-C coupled biquad cells are used for a total of 21 OTAs. The block diagram of the circuit is given in Fig. 5 and a complete schematic of OTA-C coupled biquad filter is shown in Fig. 6. Denoting the cut-off frequency of the active low-pass filter by  $\omega_o$  and choosing C as the value of the capacitors, Table 1 gives the design relationships for the first two cells of the filter.

As a matter of fact, the design of a high-pass filter equivalent to the prototype in Fig. 4 is very simple, and leads after the standard frequency transformation and the use of the design procedure developped in this Section to a circuit quite identical with the low-pass structure shown in Fig.6. Table 1 presents the design equations of first two cells of a fifth-order elliptic OTA-C coupled-biquad high-pass filter. The negative sign used in the table for the transconductance of  $g_{a2}$ OTA means that signals  $V_2$  and  $V_3$  are applied on the inverting inputs of  $g_{a12}$  respectively  $g_{a31}$  OTAs instead of their non-inverting inputs. It is the single difference between the low-pass implementation in Fig. 6 and the high-pass realization.

To verify the method described above, SPICE simulations were performed. The fifth-order low-pass elliptic passive filter prototype was used to design the circuit in Fig. 6 for low-pass and high-pass filters. Here, in Fig. 7 we only give the simulated result of a high-pass OTA-C circuit having the cut-off frequency of 10kHz.

#### V. CONCLUSIONS

The node-voltage emulation method reveals as a powerful method of simulation of pasive ladder filters by active filters, being equivalent from the point of view of performances with the mesh current approach.





The method implements the passive network by the interconnection of multiple inputs biquad cells. The paper proposes two general OTA-C biquad cells that suits well in all cases of low-pass and high-pass network filter implementations. Fifth order low-pass and high-pass coupled biquad filters were designed and simulated.

#### REFERENCES

1. F.E. Girling and E.F. Good: *Active filters 12: the leap-frog or active synthesis*, Wireless World, vol.76, pp. 341-345, July 1970.

2. M.A. Tan and R. Schaumann: *Simulating general parameter LC-ladder filters with only transconductance elements and grounded capacitors*, IEEE Trans. Circuits and Syst., vol. CAS-36 no. 2, pp.299-307, 1989.

T. Deliyannis, Y. Sun and J.K Fidler: *Continuos-time active filter design*, CRC Press LLC, pp. 10.2-10.40, Boca Raton, 1999.
 A. Câmpeanu and M. Naforniță: *Multiple-inputs active filter cells for a new leap-frog filter structure*, Proc. Euro. Conf. Circuit Theory and Design, 2, pp. 623-626 Istanbul,1995.

5. A. Câmpeanu and J. Gal: *Design of active filters simulating mesh current equations of LC ladder filters,* Proc. Intern. Symp. Signals, Circuits and Syst., pp. 335-338, Iaşi, Romania, 2005.

6. E. Sánchez-Sinencio, R.L. Geiger and H. Nevarez-Lozano: *Generating of continuos-time two integrator loop OTA filter structures*, IEEE Trans. Circuits and Syst., vol. CAS-35, no. 8, pp. 936-946, 1988.

Table 1 Design relationships used for cells 1 and 2 in low-pass (LP) respectively high-pass (HP) OTA-C filter realizations of the coupled-biquad schematic of Fig. 6.

| OTA'                | Cell No.                                                   | 1 – finite Q                                             | Cell No. 2 – infinite Q                                                     |                                                                                      |  |
|---------------------|------------------------------------------------------------|----------------------------------------------------------|-----------------------------------------------------------------------------|--------------------------------------------------------------------------------------|--|
| S<br>g <sub>m</sub> | LP Filter                                                  | HP Filter                                                | LP Filter                                                                   | HP Filter                                                                            |  |
| $g_1$               | $g_{11L} = \omega_o C / \sqrt{\left(c_1 + c_2\right) I_2}$ | $g_{11H} = \omega_o C \sqrt{\left(c_1 + c_2\right) l_2}$ | $g_{21L} = \omega_o C / \sqrt{(c_2 + c_3 + c_4) \frac{l_2 l_4}{l_2 + l_4}}$ | $g_{21H} = \omega_o C \sqrt{\left(c_2 + c_3 + c_4\right) \frac{l_2 l_4}{l_2 + l_4}}$ |  |
| $g_2$               | $g_{11L}$                                                  | $g_{11H}$                                                | $g_{21L}$                                                                   | $g_{21H}$                                                                            |  |
| $g_3$               | $\sqrt{l_2/(c_1+c_2)}g_{11L}$                              | $\sqrt{l_2/(c_1+c_2)}g_{11H}$                            | $g_{21L}$                                                                   | $g_{21H}$                                                                            |  |
| $g_4$               | $g_{11L}$                                                  | $g_{11H}$                                                | $g_{21L}$                                                                   | $g_{21H}$                                                                            |  |
| $g_{a1}$            | -                                                          | -                                                        | $l_4/(l_2+l_4) g_{21L}$                                                     | $c_2/(c_2+c_3+c_4)g_{21H}$                                                           |  |
| $g_{a2}$            | $c_1/\sqrt{(c_1+c_2)l_2} g_{11L}$                          | $-c_1/\sqrt{(c_1+c_2)l_2} g_{11H}$                       | $l_2/(l_2+l_4) g_{21L}$                                                     | $c_4/(c_2+c_3+c_4) g_{21H}$                                                          |  |
| $g_{a3}$            | $g_{11L}$                                                  | $g_{11H}$                                                | -                                                                           | -                                                                                    |  |
| $g_{a4}$            | -                                                          | -                                                        | -                                                                           | -                                                                                    |  |
| $g_{a5}$            | -                                                          | -                                                        | $c_2/(c_2+c_3+c_4)g_{21L}$                                                  | $l_4/(l_2+l_4)g_{21H}$                                                               |  |
| $g_{a6}$            | $c_2/(c_1+c_2)g_{11L}$                                     | $g_{11H}$                                                | $c_4/(c_2+c_3+c_4) g_{21L}$                                                 | $l_2/(l_2+l_4) g_{21H}$                                                              |  |

Tom 51(65), Fascicola 1-2, 2006

### **Precisely Measuring Using Behavioural Blocks in PSpice**

Mihaela Cîrlugea<sup>1</sup>, Fazakas Albert<sup>2</sup>, Sorin Hintea<sup>3</sup>

Abstract – We created specialized behavioral blocks that compute fast and accurately the power, the rms and average values of a signal. The signals can be seen through an adjustable "examination window". The method was tested on some filters and illustrated on some DC-DC converters, where the switch period is of  $\mu$ seconds and it is hard to obtain accurate data. The signals can be seen through an adjustable window.

Keywords: behavioural blocks, VIP, VIMED

#### I. INTRODUCTION

Generally, the problem of the system analysis is to find a system's response at given excitations. Therefore establishing necessary and sufficient parameters is necessary for obtaining the response's signals. In this measuring method we are interested in obtaining the response's signals through numerical simulation, using Pspice.

no harmonic but periodic excitation can be Α developed in Fourier series as a sum of harmonic components and one can apply the superposition principle. The analysis can be reduced to find the response of each harmonic excitation component that actually means determining the magnitudes and initial phases for the harmonic components. The principle of superposition cannot be applied on nonlinear systems. The response of a nonlinear system to a harmonic excitation is not harmonic, but periodic so that, even if the excitation has only one harmonic component, the response will have more components with different frequencies [3]. One defines a harmonic signal equivalent to the given signal (no harmonic but periodic) setting the condition that both signals must have the same rms value. The rms value for a periodic signal x(t) with period T is [3]:

$$X_{\rm rms} = \sqrt{\frac{1}{T} \int_{T} x^2(t) dt}$$
(1)

The instantaneous power of the energy transfer between two uniports is:

$$p(t) = v(t) \cdot i(t)$$
 (2)

Even if the circuits are nonlinear, phenomena are periodical and one can define the average power:

$$P_{avg} = \frac{1}{T} \int_{T} v(t) \cdot i(t) dt$$
 (3)

During a Pspice simulation one can measure instantaneous values, time domains or one can use Pspice offered functions. Such an example is RMS() [2]. The root mean square value is computed using specific Pspice techniques (products, filters) and not by applying an integral relation and thus, the function response is oscillatory damped. Experimental studies we made showed that the RMS() function response's damping in Pspice was slower than the computing time used by the techniques described here. For obtaining a convenient precision, the time for a regular Pspice simulation is very long.

Because of these reasons, we created some specialised behavioral blocks for measurement, VIP and VIMED, more faster and precise. For rigorously applying relation (1), the integral must be computed on an interval multiple of the signal's period and, for a higher precision, the computation is done after the transitory regime is finished. The signals can be seen through an adjustable "examination window"[6].

The blocks used for measuring the rms and average values perform mathematic relations between the corresponding input and output signals. This is why the blocks are created as macromodels containing controlled "mathematic expression" or "table" sources and predefined mathematic functions of the Pspice simulator.

The whole work is done during the periodic regime of the measured signals. By *transitory regime* we mean the simulation transitory time for each simulation running until the model reaches its

<sup>&</sup>lt;sup>1</sup> Facultatea de Electronică și Telecomunicații, Departamentul

Bazele Electronicii, str.G Barițiu 26-28, 400027 Cluj-Napoca, e-mail Mihaela.Cirlugea@bel.utcluj.ro

<sup>&</sup>lt;sup>2</sup> Facultatea de Electronică şi Telecomunicații, Departamentul Bazele Electronicii, str.G Barițiu 26-28, 400027 Cluj-Napoca, e-mail albertf@bel.utcluj.ro

<sup>&</sup>lt;sup>3</sup> Facultatea de Electronică și Telecomunicații, Departamentul

Bazele Electronicii, str.G Barițiu 26-28, 400027 Cluj-Napoca,, e-mail Sorin.Hintea@bel.utcluj.ro

permanent regime. Nonperiodical signals have not been studied.

#### II. MACROMODELS

#### A. The Hanning window

One defines an examination window by a function f(t) that gives the weights according to the signal inside the examination interval and is zero outside this interval. If the signal x(t) is examined during an interval  $\theta$ , between the moments  $t_1$  and  $t_2$ , with  $t_2$ - $t_1$ = $\theta$ , the active signal is:

$$x_{1}(t) = f(t) \cdot x(t) = \begin{cases} f(t) \cdot x(t), t_{1} < t < t_{2} \\ 0, & \text{otherwise} \end{cases}$$
(4)

The window is used to control an *integration process* and must not affect the integral value, so the following normalization relation has to be assessed:

$$\int_{t_1}^{t_2} f(t) dt = 1$$
 (5)

The rectangular window gives the same weight along all points of the examination interval of the signal.

The macromodel of the Hanning window is obtained by developing the rectangular window by adding a  $\cos(2\pi t/\theta)$  block, thus the mathematic expression of the Hanning window is:

$$\operatorname{hann}(\mathbf{t}) = \begin{cases} \frac{1}{\theta} \cdot \left[ 1 + \cos\left(2\pi \cdot \frac{\mathbf{t} - \tau}{\theta}\right) \right] &, |\mathbf{t} - \tau| < \frac{\theta}{2} \\ 0 &, |\mathbf{t} - \tau| > \frac{\theta}{2} \end{cases}$$
(6)

where  $\theta$  is the examination time,  $\theta = t_2 - t_1$ , and  $\tau$  is the middle of the examination interval,  $\tau = \frac{t_2 + t_1}{2}$ .

#### B. The VIP Block

The VIP block has been created for measuring the rms values of the voltage (V) and current (I) and the power (P). This block is used in a section of a conveyor chain and also for measuring the active power sent to a load impedance. There are inputs used for voltages and also "current-controlled voltage sources" inputs, that means of "const\*i" type. The block becomes active after a number of  $N_0$  signal periods, after the transitory regime is over, and is measuring the signals over N signal periods.

The "fer" input, connected at the "fer" entrance of every integrator, does control the integration interval. These integrators have been developed from the INTEG integrator of the abm.olb library. The integrator INTEG3 has been modified to have three inputs, accomplishing the function:

$$\mathbf{v}_{out}(t) = \text{GAIN} \cdot \int \mathbf{v}_{fer}(t) \cdot \mathbf{v}_{x1}(t) \cdot \mathbf{v}_{x2}(t) dt$$
(7)

This integrator will accomplish the function (3), choosing GAIN=1/T=frequency,  $v_{x1}(t)=v(t)$ , controlled by the window  $v_{fer}(t)=fer(t)$ . At the output of this block a voltage is obtained, computationally equal to the transferred power. The VALEF integrators have been developed from INTEG of the Pspice library, which have added a new input and do extract the square root. Thus, they calculate the function:

$$\mathbf{v}_{out}(t) = \sqrt{\text{GAIN} \cdot \int \mathbf{v}_{fer}(t) \cdot \mathbf{v}_{x}^{2}(t) dt}$$
(8)

Choosing GAIN=1/T=frequency,  $v_x(t)=v(t)$ controlled by the window  $v_{fer}(t)=fer(t)$ , the first integrator will compute the rms value of the voltage and the second integrator has the input X connected to a voltage with the same value to that of the current and will generate, after the active window time interval, the rms value of the current  $v_2[V] = k[\Omega] \cdot i[A]$  where k=+1 is the gain of H1, measured in Ohms. H1 is a current controlled voltage source. The VIP block has only one transparent parameter, called "frecv", set at the default value of 50Hz [1].

#### C. The VIMED Block

The VIMED block has been created for measuring the average values (MED comes from medium) of the current (I) and voltage (V) in a section of a conveyor chain. The block becomes active after a number of  $N_0$  signal periods, after passing the transitory regime, and is measuring the signals over N signal periods. The signal transmitted from the input to the output of the circuit is not influenced by the VIMED block. The "fer" input of the window block, connected at the "fer" entrance of every integrator, does control the integration interval, that means it opens the window at  $t_1=N_0T$  and closes it at  $t_2=(N_0+N)T$ .

The VALMED integrators have been obtained from INTEG of the Pspice library, which extracts the square root. These blocks must accomplish the function:

$$\mathbf{v}_{\text{med}}(t) = \sqrt{\text{GAIN} \cdot \int \mathbf{v}_{\text{fer}}(t) \mathbf{v}_{x}(t) dt}$$
(9)

Setting GAIN=1/T=frequency,  $v_{x1}(t)=v(t)$ ,  $v_{fer}(t)=fer(t)$  the integrator will compute the average value of the voltage, for the first integrator and the average value of the current for the second integrator. The VIMED block has only one transparent

parameter, called "frecv", set at the default value of 50Hz[1].

stable and the transitory regime is finished so the values can be measured.



Fig. 1 Low pass filter circuit for testing the method for rms, average values and power

#### III. RESULTS OBTAINED IN PSPICE SIMULATIONS

In case of the low pass filter circuit, the duty factor is given, by:

$$f_u = \frac{\theta}{T}$$
(10)

The average value of the voltage is calculated using the expression

$$V_{med} = V \frac{\theta}{T} = 1V \cdot \frac{\theta}{T}$$
(11)

and the rms voltage

$$\mathbf{V}_{\rm ef} = \sqrt{\frac{1}{T} \int_0^\theta \mathbf{v}^2 dt} = 1\mathbf{V} \cdot \sqrt{\frac{\theta}{T}} = 1\mathbf{V} \cdot \sqrt{\mathbf{f}_{\rm u}} \quad (12)$$

all that because one consideres the voltage unitary at the circuit input [4].

One write the current described by the equations [4]

$$i(t) = \begin{cases} \frac{V}{R} \frac{1 - e^{-(T-\theta)/\tau}}{1 - e^{-T/\tau}} \cdot e^{-t/\tau} = i_1(t), & 0 < t < \theta \\ \frac{V}{R} \frac{e^{-\theta/\tau} - 1}{1 - e^{-T/\tau}} \cdot e^{-(t-\theta)/\tau} = i_2(t), & \theta < t < T \end{cases}$$
(13)

with the expressions for the average current

$$I_{med} = \frac{1}{T} \int_{T} I(t) dt = \frac{1}{T} \int_{0}^{\theta} i_1(t) dt + \frac{1}{T} \int_{\theta}^{T} i_2(t) dt$$
(14)

and the rms value:

#### A. Filters

An example is shown in the circuit in fig.1, where the blocks VIP and VIMED are set between the voltage source  $V_1$  and the load resistance  $R_s$ . There were made a lot of tests using a high pass (RL) filter and respectively a low pass (RC) filter. After we obtained good results while testing, we used the method for CC-CC converters [4]. When testing we used a pulse voltage source because in CC-CC converters we need this kind of voltage source.

VIMED and VIP blocks are serial with the inductance L1 in first case and serial with the capacitor C1 in the second case. At the resistance terminals  $R_{vm}$  is measuring the average value (Vmed) of the filter voltage,  $R_{im}$  the average value of the current,  $R_{vef}$  the rms value of the voltage (V), R<sub>ief</sub> the rms value of the current (I) and R<sub>p</sub> the load power (P). These resistances have an unitary value for simplifying the reading results: the signal values at the measurement terminals are equal to the current values through the unitary resistances. There were made measurements for different values of the delay time, in every decade from 0µs to 100µs, one has used different values of the duty factor of 0.25ms, 0.5ms and 0.75ms and different values for the integration step, like 0.1, 0.5, 1, 1.5µs. For all these cases, the errors between the simulated and computed values were measured, the validity and utility of the blocks have been checked.

The Hanning window has its parameters set: the frequency to 1 kHz,  $N_0=5$ , N=4 because one considered that after the fifth period, the LPF signal is

$$I_{ef} = \sqrt{\frac{1}{T} \int_{0}^{\theta} i_{1}^{2}(t) dt + \frac{1}{T} \int_{\theta}^{T} i_{1}^{2}(t) dt}$$
(15)

Under these circumstances, measurements were done obtaining smaller errors than with Pspice techinques.

TABLE 1. Results for HPF

|           | F <sub>duty</sub> =0.25 |          | F <sub>duty</sub> =0.5 |      | F <sub>duty</sub> =0.75 |      |
|-----------|-------------------------|----------|------------------------|------|-------------------------|------|
| Quantity  | Val.<br>%               | Err<br>6 | Val.<br>%              | Err  | Val.<br>%               | Err  |
| Vavg [mV] | 250                     | 0.2      | 500                    | 0.2  | 750                     | 0.2  |
| Vrms [mV] | 500                     | 0.2      | 707.1                  | 0.2  | 866                     | 0.19 |
| Iavg [mA] | 125                     | 0.06     | 250                    | 0.06 | 375                     | 0.06 |
| Irms [mA] | 135.3                   | 0.07     | 259.2                  | 0.19 | 378                     | 0.18 |
| P [mW]    | 366.2                   | 0.15     | 134.4                  | 0.3  | 286                     | 0.3  |

There have been made a lot of comparison tables for the computed values (using formulas) and for the measured ones [4] in all situations described above. In tables 1 and 2 there is a short form of all error tables, it's something like the average value. The percentageerrors that have been obtained are very small, for voltages and currents percentage errors were less than 0.2% and for power less than 0.4 %[5].

TABLE 2. Results for LPF

|           | F <sub>duty</sub> =0.25 | F <sub>duty</sub> =0.5 | F <sub>duty</sub> =0.75 |  |
|-----------|-------------------------|------------------------|-------------------------|--|
| Quantity  | Val. Err                | Val. Err               | Val. Err                |  |
|           | %                       | %                      | %                       |  |
|           | 250 0.3                 | 500 0.3                | 750 0.2                 |  |
| Vavg [mV] |                         |                        |                         |  |
| Vrms [mV] | 500 0.12                | 707 0.16               | 866 0.14                |  |
|           |                         |                        |                         |  |
| Iavg [mA] | 216 0.02                | 249 0.01               | 216 0.02                |  |
| Irms [mA] | 216 0.04                | 249 0.01               | 216 0.02                |  |
| P [mW]    | 93.3 0.23               | 124 0.16               | 93.3 0.4                |  |

#### B. CC-CC Converters (Boost)

Another circuit over which tests were done, is the **Boost CC-CC** converter[3]. In figure 2 is shown the circuit of the step-up converter and, at input and output, set the measurement behavioural blocks controlled by the Hanning block. The frequency of the Hanning window was set to the switch frequency. The final scheme consists on three parts, at the input there is the behavioural block for the Hanning measuring window, the VIMED block that measures the average values of the signals (current and voltage) at the input

of the converter, the VIP block used for measuring rms values of the voltage (V) and current (I) and the power (P) at the input of the converter. The second part of the circuit is given by the converter itself; the last part is represented by the VIP and VIMED blocks at the output of the converter, used to measure the average (VIMED) respectively the rms and power (VIP) values of the output signals (current and voltage).



Fig.2. Testing the behavioural blocks for a Boost CC-CC converter











The simulation results of the circuit in fig.2 are shown in fig.3. In fig.3.a there is a comparison between the values obtain with the two methods, the classical Pspice and the one presented here. The advantage of the new method is it's accuracy and the fact that, after applying the observation window, the values are constant and easily to read. This detail is shown in fig.3b and also the behaviour of the RMS and AVG Pspice functions in fig.3c for the output current, behaviour which is everything else that constant. In fig.6 is also presented the output voltage, in fig.4a are shown the values obtained with VIP and VIMED blocks and in fig.4b the behaviour of the RMS and AVG Pspice functions of the same signal.

An important observation is that Pspice computes the values over the entire simulation interval, using all data collection. This means, if we want to obtain an accurate result we have to save the simulation data after the transitory regime is finished. A first conclusion can be drawn that the user must manually do a whole procedure that is avoided by using the measuring blocks. The use of the observation window eases the procedure. Pspice works on a history, meaning that the obtained values are calculated on a history so it is possible that, using exactly the same circuit, one can obtain different values for the same currents or voltages, depending on the history and of the moment in time when the simulation is done. The same phaenomenon happens with the transmitted power. This never happens using the behavioural blocks which work in the permanent regime, so another reason why this method is more accurate.

#### **IV. CONCLUSIONS**

This paper presented techniques of measuring power, rms and average values of the signals over a circuit, using some behavioural blocks developed with elements of the ABM library.

For a simple use of this method, all windows have an unitary area. To measure rms values and power the VIP block is used and to measure average values the VIMED block is used.

The "window" technique is very useful for setting the integration interval because the error does not depend on this window, neither on the window's position on the characteristic. The measurements can be done in permanent regime. It is not possible to use the FFT (Fast Fourier Transformation) instead, because FFT would obtain the component's magnitudes in a nonharmonic regime[6]. For the rms, average and power values, otherwise than using this method, some extra computations would be necessary. For the FFT precision, the simulation step should be very small and this would lead to a very long simulation time and huge simulations. This measuring method is original and one obtains very good results, percentual errors less than 1%, usually they are even smaller than 0.5%. It was showed an example using a simple circuit and comparing the results obtained by computation and simulation [6]. Then the method was used over a more complicated circuit, illustrated here by a Boost-converter, where the switching times are also very small ( $\mu$ -seconds) and thus the precision is very important[2].

#### REFERENCES

- V. Popescu, "Simularea propagării undei electromagnetice plane în medii cu diferite proprietăți", PhD Thesis, Technical University of Cluj-Napoca 2000
- [2] M Cirlugea: Behavioural Blocks for a More Precise Calculus of PSpice Functions, Acta Tehnica Napocensis,
- [3] M Cirlugea, Fazakas A, V Popescu, S Hintea: Measuring Method Used for DC-DC Converters, ISSCS 2005, International Symposium on Signals, Circuits and Systems, Iaşi, Romania, in cooperation with IEEE CAS Society, IEEE Catalog Number: 05EX1038, ISBN: 0-7803-9029-6
- [4] M. Cîrlugea, "Doctoral report on analog circuits modelling " -III, Cluj-Napoca, 2002
- [5] M. Cîrlugea, V. Popescu, L.Feştilă, Drotos D., "Improving calculus of RMS and average Pspice singnals using behavioural macromodels", MicroCAD, International Scientific Conference, 18-19 March 2004, Miskolc, Hungary, pp.13-18
- [6] M. Cîrlugea, "Modelarea circuitelor analogice", PhD Thesis, Technical University of Cluj-Napoca, 2005

Tom 51(65), Fascicola 1, 2006

### Preconditioning Circuit for Electrical Power System Disturbances Measurement

Ciprian Dughir<sup>1</sup>, Gabriel Gășpăresc<sup>2</sup>

Abstract – This paper is focused on how to reduce the amplitude of electrical disturbances which appears in the electrical power systems to a low voltage supported by the acquisition boards, without loosing any important disturbances. Is well known the fact that the maximum input voltage of the most popular acquisition boards is about  $\pm 10$ V. The disturbances may heave 10kV amplitude, and if we simply divide the input voltage by 1000 to reduce the 10kV to 10V, the main power system voltage (220V) will be reduced to 0.22V which is too low to obtain a sufficient accuracy in the measurement process, counting that the most of the disturbances have amplitudes in the area of 0-100V.

Keywords: power system, disturbance, voltage divisor, nonlinear

#### I. INTRODUCTION

The power quality study involves an important step, i.e., monitoring the actual voltage and current waveforms, classifies these waveforms and displays them when certain thresholds are exceeded. These waveforms exhibit certain distinguishing characteristics and can be identified to belong to a certain waveform class. The classification scheme has to be robust and accurate to handle the noisy data collected from the transmission or distribution networks.

The main problem in the electrical power systems is monitoring and detecting of disturbances. Because of the multitudes of types the disturbances are, each disturbances with her specificity, it is difficult to detect and capture such types of disturbances. The common types of disturbances are that can produce little variations of the power system voltage around 220V. Another type of disturbances is the disturbances with amplitudes between 500V and 2kV, and last one with amplitudes over 2kV, disturbances which occurs very rare.

#### II. THE METHOD PROPOSED

The method proposed in this paper is focused on how to divide the input voltage to a value that complies with the acquisition board, without losing any type of disturbances. This method consists in the use of a functional transformer [4][5] with the transfer function presented in figure 2. Because most of the disturbances present smaller variations around 220V, the first cut point is set to 500V to preserve sufficient the amplitude of the output signal. Very small disturbances around the 220V can be now analyzed. The second segment is from 0.5kV to 2kV where is to found the disturbances which occur more rarely then the first class, and the last segment represent the disturbances which appears very rare in the signal.

After the acquisition process, the signal is processed for detecting the disturbances, and if the algorithm found any disturbances, the signal is reverted to the original shape and then recorded to a file to be analyzed or viewed later [5][6].



The functional transformer uses a operational amplifier with very low bias current because the value of the input resistor  $R_{in}$ . If the value of  $R_{in}$  increases, the voltage on that resistor increases. This voltage must be insignificant in rapport with the input signal. If the input resistance decreases, the value of  $R_2$  and  $R_4$  becomes comparable with the conduction resistance of the diode  $D_2$  and  $D_4$ . For this purpose was chosen the AD8616 operational amplifier produced by Analog Devices. This OA has an input bias current of 200 fA..

<sup>&</sup>lt;sup>1</sup> Facultatea de Electronică și Telecomunicații, Departamentul

Măsurări și Electronică Optică Bd. V. Pârvan Nr. 2, 300223 Timișoara, e-mail ciprian.dughir@etc.upt.ro

<sup>&</sup>lt;sup>2</sup> Facultatea de Electronică și Telecomunicații, Departamentul

Măsurări și Electronică Optică Bd. V. Pârvan Nr. 2, 300223 Timișoara, e-mail gabriel.gasparesc@etc.upt.ro



Fig. 2. The transfer function of the circuit

The schematic diagram of the functional transformer is presented in fig. 3. This is a classical functional transformer with diodes.



Fig. 3. Circuit schematic

The value of the input resistance  $R_{in}$  was chosen after multiples calculus and simulations to be  $1M\Omega$ . Starting from this values has been computed the values for the other resistors in the circuit. The first voltage divider consisting in  $R_{in}$  and  $R_0$  must realize the first segment of the transfer function. If the input voltage exceeds the value of 500V, the diode  $D_1$ begins to conduct and the resistor  $R_1$  is introduced in the circuit. The result is that the resistor  $R_I$  is now in parallel with resistor  $R_0$  and the division ratio of the voltage divider is considerably higher then in the first case. If the input voltage is higher than 2kV, the diode  $D_1$  is still conducting and the diode  $D_2$  begins to conduct. In this case, the resistor  $R_0$  is in parallel with  $R_1$  and  $R_2$ . The division ratio is in this case bigger then the second case, end very big comparing to the first case. The resistances  $R_0$ ,  $R_1$  and  $R_2$  is controlling the input voltage breakpoints, and the resistors  $R_0$ ,  $R_1$  and  $R_2$  is controlling the output voltage breakpoints. For the case presented here, it is possible to calculate the points of the transfer function, by determining the slope of each segment.

$$a_{k} = \frac{U_{out_{k+1}} - U_{out_{k}}}{U_{in_{k+1}} - U_{in_{k}}}$$
(1)

After each slope is calculated, next is to calculate the division ratio of each divider, and the values of resistances composing the divider with relation (2).

$$R_0 = a_0 \cdot R_{in}$$

$$R_{ech1} = a_1 \cdot R_{in}, \quad R_{ech1} = R_0 \parallel R_1 \quad (2)$$

$$R_{ech2} = a_2 \cdot R_{in}, \quad R_{ech2} = R_0 \parallel R_1 \parallel R_2$$

The last step in the projecting of the circuit is to establish the breakpoints of the output voltage.

$$R'_{1} = R_{1} \frac{V_{D1} - E}{V_{Out1} - V_{D1}}$$

$$R'_{2} = R_{2} \frac{V_{D1} - E}{V_{Out2} - V_{D1}}$$
(3)

#### **III. EXPERIMENTAL RESULTS**

The circuit was simulated in PSpice using the model provided especially for AD8616 by Analog Devices. The results are very close to the projecting data. The figure 4 shows the transfer characteristic of the circuit.



One thing that is interesting is the error on the breakpoints. Serious contributions to these types of error have the internal resistance of the diodes used, and the forward voltage drop of the diodes. This is a disadvantage of this kind of voltage divider.





Fig. 7. Errors at 10kV

As it can be seen in the figure 5, the ideal breakpoint (marked with dashed lines) is exactly at 500V and 5V. The real characteristic has a rounding error due to the fact that the diodes don't enter in the conductive state instantaneously. This error has a quantum of 1% from the output voltage.



On the second breakpoint the error is significantly higher because of propagation from the first breakpoint. In plus, here is another error due to the fact that in the calculus of  $R_1$  has been made some approximations about the forward drop voltage of the diode D2. The maximum error at this breakpoint is 1.5%.

In the last case, the error at 10kV is 0.2%. This error is made by the approximation of the value of diode  $D_2$ conducting resistance, since its value is comparable with resistor  $R_2$ . To minimize this error the value of  $R_2$ must be 5-10 times bigger than conducting resistance of diode  $D_2$ . But this is not possible, because increasing the value of  $R_2$  will increase the value of the resistor  $R_{in}$  which is not a good idea as mentioned earlier in this paper.

A parameter who might keep in count is the temperature. The temperature can modify the internal resistance and the forward drop voltage of the diodes. The influence of the temperature is shown in the figures below for each breakpoint.



The temperature can modify the internal resistance and the opening voltage of the diodes, raising the error of the circuit.





It can be seen that the higher the temperature, the

higher is the error.

These variations of the output voltage with temperature must be eliminated.





To see how the circuit works, at the input was applied a triangular signal because with this shape is more easy to observe how the circuit work. The triangular shape heaves a linear variation, suitable to observe any nonlinearity on the output signal.

The triangular signal has 1 kHz frequency and amplitude of 10kV. At the output of the circuit, the signal presents the 2 breakpoints at 5V and at 8V.

The output signal from the circuit is software recovered to the initial amplitude. In the figure 12 is shown both the input and recovered signal. The recovered signal has not the same shape with the input signal because of the errors on the first and second breakpoints. These errors can be software minimized. The triangular shape can be used in the process of minimizing these errors. The idea is to apply at the input of the circuit a triangular signal and to determine each error and her sign for discrete values of the input voltage. Then, with this values, can be made an interpolation to establish the shape of the variation of the errors.



Fig. 12. Software recovered signal

The spectral analysis of the input and recovered signal show a significant modification in the recovered signal spectrum, especially the apparition of the second order harmonics.



Fig. 13. FFT of the input and recovered signal

Because the triangular signal is rarely present in practical conditions, we are chose two types of signals more present in practical conditions: the spike and the damped oscillatory wave.

Most high amplitude disturbances in the electrical power system heave a spike shape.



Fig. 14. Spike signal

The spike disturbances are an extremely high and nearly instantaneous increase in voltage with a very short duration measured in microseconds. Spikes are often caused by lightning or by events such as power coming back on after an outage. In the figure 14 is represented a spike input signal and the signal at the output of the circuit.

The signal from the output of the circuit is applied to the recovery block resulting in a signal with the shape verry similar to the shape of the input signal. The error is due to the breakpoints of the transfer characteristic of the circuit. It can be observed in the figure 15 that at 2kV the error heaves an important value (25%), because of propagation of the error from the first breakpoint. At 500V the error is smaller (about 15%), but unfortunately this error amplifies the error at the second breakpoint.



Fig. 15. Biexponential signal applied at the input and the recovered signal



At the 10kV, the recovered signal is smaller than the input signal, at this point the error is about 5%.

Fig. 16. Spectrum of the spike input and recovered signal

To minimize this errors, it can be observed that if to the output signal is applied a constant voltage, the error can be reduced at about 10%.

In the spectrum of the recovered signal can be observed an increased number of high frequency harmonics. This harmonics is generated by the circuit transfer function around the 2kV breakpoint. The transition around the 2kV is not smooth, which generate the high frequency harmonics.

Another type of disturbances is the sag disturbances. Sag is defined as a short duration drop in voltage. The amplitude of the electrical power system decreases to 0.9 of their nominal value, but this is not always done instantaneously. Such type of disturbances is presented in the figure 17.



Fig. 17. Damped oscillatory wave

Basically, this disturbance consists in a sine wave with the amplitude varying over an exponential shape. With continuous line is plotted the input signal, and with dotted line is plotted the signal at the output of the circuit.



Fig. 18. Damped oscillatory wave at the input of the circuit and after the software recovery

The signal of the output of the circuit is applied to the recovery block to reconstruct its original shape. The differences between the input and the recovered signal are relatively small, the maximum errors being 10%. In this case, the error at 2kV is smaller than the case of the spike. In the figure 19 is represented the

relative errors at the peaks of the damped oscillatory wave.



Fig. 19. The relative errors of the maximum amplitude of damped oscillatory wave after the software recovery

Around the value of 10kV the errors are negatives and their values are under 10%, being smaller around 6kV and increasing again when the amplitude of the signal becomes around 2kV. The bigger value of the errors for smaller amplitudes of the signal is not an inconvenient. It can be observed that the errors for the positive and negative side of the signal are not the same value and sign. This is caused by the diodes on the positive and negative side of the functional transformer, diodes which don't heave the same conductive resistance and the forward drop voltage. To prevent this, the diodes must be carefully selected. Like in the other cases, the spectrum of the recovered signal presents high frequency harmonics.

This harmonics is produced, like in the cases above, by the breakpoints of the circuit and it is necessarily to reduce their amplitude.



Fig. 20. Spectrum of the damped oscillatory wave

#### **IV. CONCLUSIONS**

Analyzing an important parameter of the signal, the power of the input and recovered signal, it has been observed that the relative error of the power of the triangular output signal is 6%, so the power of the output signal is 0.06 times bigger than the input signal power. For the spike signal, the relative error of the power of the signal is 1.86%, and for the dumped oscillatory wave, this error is -6.1%.

For the spike signal we observed that the rise time of the recovered signal is decreased with about 10% from the input signal, and the time at half amplitude is increased with 11% from the input signal.

To maintain the accuracy of the output voltage the circuit must be compensated with the temperature. A maximum error value of 5% is satisfactory for the goal proposed. To maintain the error at this point it's necessarily to thermally isolate the circuit. A  $\pm 2$  °C in temperature variations is maximum allowed. To reduce the errors caused by the diodes, it must be known the conductive resistance and the forward drop voltage. The diodes are the elements that generate the biggest error in the circuit. The diodes must be selected carefully to heave the same parameters. The errors at the first and second breakpoint can be software corrected, once their shape is known. For that, the software recovery circuit must heave a self calibration circuit to minimize this type of errors.

Another source of errors is the resistive elements of the circuit like resistors and PCB. All resistances must heave a maximum error of 0.5%.

#### REFERENCES

[1] Ciugudean, Mircea, "Stabilizatoare de tensiune cu circuite integrate liniare", Editura de Vest, Timișoara, 2001

[2] Ciugudean, Mircea, "Proiectarea unor circuite electronice", Editura de Vest, Timişoara, 1993

[3] Ciugudean, Mircea, "Circuite integrate liniare-Aplicații", Editura Facla, Timișoara, 1986

[4] Georges Asch et collaborateurs, "Les capteurs en instrumentation industrielle", Imprimeie Gauthier-Villards, France, septembre 1991.

[5] Ciprian Dughir, "Detecting symmetrical disturbances in electrical power systems", lucrările sesiunii științifice "Doctor Etc 2005", Timișoara, 22 septembrie 2005

[6] Traian Jurca, Ciprian Dughir, "Monitorizarea perturbațiilor din rețeaua de joasă tensiune", lucrările sesiunii științifice "Electroenergetica", Sibiu, noiembrie 2004.

Tom 51(65), Fascicola 1, 2006

### **Rejection of potentially defective CMOS IC**

Popo Rodion<sup>1</sup>

Abstract – In this paper, some measures of increase of operational reliability of microcircuits at stages of manufacture and operation are examined. Keywords: microcircuits

#### I. INFLUENCE OF GAMMA IRRADIATION AND ANNEALING ON SENSITIVE PARAMETERS IC 564LE5

Research was spent on IC current manufacture on the algorithm submitted on fig. 1. Results on change sensitive parameters have shown, that the most changing parameter at an irradiation is the current of consumption, and, it grows almost by one order more at potentially defective IC. However, at room temperature there is a fast decrease of values with gradual returning to reference values after an exhibitor. From the analysis of experimental results it is possible to draw the following conclusions:

1) Measurement of values of a current of consumption IC 564LE5 during 1 hour after an irradiation a doze 105 R allows to classify them on suitable and a spoilage (to suitable IC at what the current of consumption does not exceed shop norm – 60 nA concern);

2) Relative changes on other parameters are less than on a current of consumption (though values are higher);

3) At room temperature in day of return to reference values of parameters it is not observed;

4) the annealing at temperature  $150-180^{\circ}$ C within several hours does not return all parameters to reference values while annealing at  $350^{\circ}$ C during 0,5-1 hour returns all parameters to reference values (including at defective).

The accelerated tests investigated IC at temperature  $125^{\circ}$ C and a pulse feed within 1 month have shown, that their parameters have remained within the limits of norms THAT.

# II. REJECTION OF POTENTIALLY DEFECTIVE IC ON PLATES

Rejection of potentially defective IC on plates after an irradiation is more expedient. However, today it represents some industrial difficulties connected to necessity of the control of parameters of structures within several hours - day. At plenty of plates it is possible to use the express train of sample, but it reduces reliability of rejection.

The researches which have been carried out on algorithm, submitted on fig. 2, have shown, that after ETT and the subsequent gamma irradiation relative changes of a current of consumption are much higher (2118 % - 1st part, 1192 % - 2nd part, 1290 than % -3rd part), than without carrying out ETT (parts 2 and 3) while relative changes of a target current of a high level differ on 3,3 % (45,9 % - for 1st part, 49,2 % for 3rd part). Annealing IC within 0,5-1 hours at temperature 350°C returns parameters to reference values, but after carrying out again ETT the consumption current grows more at potentially defective IC. The annealing within 3 days at temperature 150°C reduces values of a current of consumption (after ETT were checked once again) up to reference values of effective articles. It means that in one hour the annealing at temperature 350°C for investigated IC was insufficiently for full restoration of parameters (system oxide - silicon remains unstable). It is possible to assume, that the CJ assembly (planting on the eutectic in the investigated case, hermetic sealing) results in mechanical pressure of a crystal which are added to internal pressure in oxide and on border oxide silicon. These pressures (voltages) are shown at temperature processing and gamma irradiation on changes of parameters. Gamma irradiation promotes display of deeper levels, and the annealing temperature to display at finest. As a result of gamma irradiation and the annealing there is an improvement of structure for one part of crystals and deterioration - for another which is potentially defective.

So:

1) Rejection of potentially defective IC can be carried out with the help of gamma irradiation and annealing and it's better to make it on plates;

2) The temperature mode of manufacturing oxide substrate and the subsequent operations of manufacturing IC should be supervised well that it was as small as possible formed internal and mechanical pressure.

<sup>&</sup>lt;sup>1</sup>Moscow state institute of radio engineering, electronics and automation (technical university) MIREA, Vernadskogo, 78, 119445 Moscow, Russia, e-mail: poporodion@mtu-net.ru

#### III. REJECTION OF POTENTIALLY DEFECTIVE IC: A METHOD OF TEMPERATURE RISE AND SUBMISSION OF AN EXCEEDING PULSE PRESSURE ON THE TRUNK OF A FEED

In this section accelerated tests IC of memory 565RU1 and 556RT5 are examined. The problem of accelerated tests (UI) IC for EA developers is essential as refusals IC can't do without any financial losses (for example, in space objects).

Let's consider results of research IC of memory with the help of the forced tests thermal training with applying the increased electric loadings and the subsequent check of functioning in conformity about THAT.

At a choice of temperature of tests it is necessary to take into account the physical phenomena occurring in concrete tested IC, opportunities of the test equipment. The size of an exceeding pressure got out so that there was no breakdown (transitions) in oxide substrates and oxides of remembering elements. The conclusion has been made of the analysis of work IC 565RU1, that a mode at which all elements 565RU1 work practically, the mode of record is. The time of submission of an exceeding pressure is determined by the diagram of conditions (for 565RU1 on an input it should be equal 60-150 nanosecond, beginning from the moment of submission on input "CE" 12 B). Thus a pressure (up to 20 B), temperature  $(700^{\circ}C)$ , and duration of an exceeding pulse (up to 700 nanoseconds) have been picked up. During tests it was supervised OUR IC 565RU1.

Displacement of bottom border OUR is typical of the majority investigated IC on UDD aside increases on 0.8 - 2 In, and on UBB changes are insignificant. At action of temperature 700°C within 8 hours and amplitude 4 In from 70 investigated IC five did not begin to store an exceeding pulse "1", one -"0", one "0" and "1", one - was restored. At action of the same temperature and an exceeding amplitude pulse of 8 In within 24 hours 10 %, as well as in the first case have broken down 7 IC from 70, that is. The conclusion arises, that over 8 hours to maintain IC at  $70^{\circ}$ C is inexpedient, that influence on size of an exceeding pulse in 4 In and 8 In do not differ. From investigated IC the set in 70 pieces which was exposed to temperature and electric influence within 140 hours per the same modes has been made. Any of them has not broken down, while from untried 70 IC for same time 6 pieces have broken down. The analysis failed IC has shown, that at the majority of them the dielectric is punched.

In conformity about OST IC of 556 series are tested at temperature 70°C in a nominal mode 5 In within 168 hours. ETT it is carried out after "the burn-through" smooth crosspieces and it is directed on revealing restored the ENCORE. Features of

construction of internal structures and programming ENCORE PPZU allow applying them the following technique which essence is considered on an example 556RT5.

The principal cause of the smooth crosspieces overgrowing in PPZU after programming is diffusion, accelerated at ETT in temperature and an electric field. If in a "reading" mode to submit exceeding pulses on the trunk of a feed 5B (duration of pulses is compared to duration of pulses of programming and frequency of their submission is determined by the diagram of conditions) the percent of crosspieces overgrowing considerably decreases. These ways of the accelerated tests are introduced in NIZEVT, NPO "Cascade", and MNIIPA. For ways of the accelerated tests MOS IC and bipolar PPZU it is received two copyright certificates.

It is possible to draw the following conclusions:

1) The accelerated tests 565PV1 allow to assert, that under certain conditions ETT it is possible to speed up rejection of potentially unreliable IC;

2) Selection of temperature of the accelerated tests and exceeding pressure should be carried out in view of manufacturing techniques, design features and functioning IC;

3) Failure IC at the accelerated tests is connected, basically, with breakdown of poor made oxide.

#### IV. CONCLUSIONS

1. Gamma irradiation can be used for rejection of potentially defective CMOS IC with the help such sensitive parameters as a current of consumption, a target current of a high level, etc.

2. As for restoration of parameters after gamma irradiation it is necessary to use the annealing at temperature  $350^{\circ}$ C for reduction of the formed volumetric and superficial defects and as this temperature promotes formation of inter-metallic compounds it is better to carry out rejection on plates. Besides, rejection CJ on plates allows saving a significant amount of cases.

3. The use of gamma irradiations for rejection of potentially defective crystals on plates is economically justified and does not worsen reliability CJ the ambassador annealing plates.

4. Forced tests CJ (with the help of rise in temperature and submission of an exceeding pulse pressure) can be used as a method of the accelerated rejection of potentially defective CJ, and, time of tests in comparison with ETT is reduced till 2-8 o'clock.

#### REFERENCES

[1] Rodion Popo, "Some methods of raising the radiation resistance and exploitation reliability of microelectronic technique," J. Electronic Industry, Moscow, 2002, N 1, pp.80-86.



Fig 1. Algorithm of carrying out of research on influence of an irradiation on electro parameters IC.



Fig. 2. Algorithm of carrying out of the comparative researches IC made of one plate

### TOM 51(65), FASCICOLA 1-2, 2006

### Superior-Order Curvature-Corrected Voltage Reference with Improved Performance

Cosmin Popa, Anca Manolescu, Anton Manolescu<sup>1</sup>

Abstract - A new curvature-correction technique for improving the temperature behavior of a CMOS voltage reference will be presented. The reducing of the temperature coefficient for the reference voltage will be realized compensating the nonlinear temperature dependence of the gate-source voltage for a MOS transistor working in weak inversion with the difference between two gate-source voltages. These MOS transistors are polarized at drain currents with different

and  $PTAT^{\alpha}$ . temperature dependencies (PTAT respectively),  $\alpha$  parameter being selected to the optimal value for the implementing technology. The PTAT voltage generator will be designed using an original Offset Voltage Follower block, with the advantage that matched resistors are replaced by matched transistors and, in consequence, with a relatively smaller degradation of the circuit temperature behavior caused by devices' mismatches. SPICE simulation reports TC = 1.95 ppm / K for an extended range, 273K < T < 363K, temperature without considering the parameters spread.

Keywords: Offset Voltage Follower block, subthreshold operation, superior-order curvature-correction technique, temperature coefficient

#### I. INTRODUCTION

The voltage reference represents a very important stage in applications such as A/D and D/A converters, data acquisition systems, memories or smart sensors.

There are two important classes of voltage references. The first class includes low-voltage lowpower voltage references, with medium performances, but with the main goal of a very small minimal supply voltage and supply current. The second class is focusing to the high performances voltage references, which are mainly characterized by a very small value of the temperature coefficient for a relatively large temperature range, with the price of increasing the minimal required supply voltage, current consumption and complexity. Because of the superior performance of bipolar references with respect to the circuits using MOS transistors, the first approaches of high-performance voltage reference were implemented in bipolar technology.

However, due to the nonlinear temperature dependence of the base-emitter voltage [1], there exists a theoretical limit for improving the temperature stability of a simple BGR. Basic bandgap references, with a temperature coefficient of about hundred ppm/K, useful only for applications that do not require a very good accuracy of the reference voltage, have been extensively presented in literature. In order to improve the temperature behavior of the bandgap reference, a lot of curvature-correction techniques have been developed.

The first group of these techniques is based on the correction of the nonlinear temperature dependence of the base-emitter voltage by a suitable polarization of the bipolar transistor. A polarization at a PTAT<sup>3</sup> + PTAT<sup>4</sup> collector current was proposed in [1], allowing a simulated temperature coefficient in the range of 4-8ppm/K. The curvature-correction technique from [2], based on the polarization of the bipolar transistor at a PTAT<sup>n</sup> current, reports a TC about 20ppm/K without trimming and thermal stabilization of the chip.

The second possibility to improve the temperature dependence of a BGR is to compensate the nonlinear temperature characteristic of the base-emitter voltage by a correction voltage, which is added to the basic reference voltage [3], or by a correction current added to the PTAT current [4], [5]. The reference voltage presented in [3] has a relatively large temperature about coefficient, 30 ppm / K for a limited temperature range, due to the MOS parameters mismatches. The compensation technique based on the correction current decreases the temperature dependence under 10 ppm/K, but it has the disadvantages of a large silicon occupied area and of the incompatibility with CMOS processes.

In CMOS bandgap references that are still using bipolar transistors, the required bipolar devices are realized as parasitic vertical or lateral transistors,

<sup>&</sup>lt;sup>1</sup> Faculty of Electronics, Telecommunications and Information Technology Bucharest, 1-3 Iuliu Maniu
available in CMOS technology. The result will be a small degradation of the temperature behavior of the circuit due to the poorer match of MOS devices' parameters with respect to those of bipolar transistors.

Another approaches of CMOS references, using exclusively MOS devices and (or without) resistors implements the *CTAT* (<u>C</u>omplemen<u>T</u>ary with Absolute Temperature) voltage reference using a threshold voltage extractor circuit, which generates at its output the MOS device threshold voltage, with a negative linear temperature dependence. The disadvantage of this class of CMOS references is that the exact temperature dependence of  $V_T$  is not so simple to estimate, so a curvature correction technique for improving its thermal behavior is relatively difficult to design.

The proposed realization of a CMOS voltage reference uses a gate-source voltage of a MOS transistor working in weak inversion as CTAT voltage generator. The negative linear dependent term from  $V_{GS}(T)$  expression will be compensated by a complementary term implemented using an OVF (Offset Voltage Follower) block. The new curvaturecorrection technique is based on the compensation of the nonlinear temperature dependence of the gatesource voltage by using the difference between two gate-source voltages for MOS transistors with different temperature dependencies of theirs drain currents (*PTAT* and *PTAT*<sup> $\alpha$ </sup>, respectively),  $\alpha$ being a constant parameter that will be further analyzed.

#### II. THEORETICAL ANALYSIS

*A.* The temperature dependence of the gate-source voltage

Similarly with the bipolar approach, the gatesource voltage represents the simplest implementation in CMOS technology of a CTAT voltage with the great advantage of a very good controllability through the temperature dependence of the operating drain current.

Considering a subthreshold operation of the MOS transistor, the temperature dependence of the gatesource voltage could be expressed as:

$$V_{GS}(T) = V_{FB} + E_G + \frac{V_{GS}(T_0) - V_{FB} - E_G}{T_0}T + \frac{nkT}{q}(\alpha + \gamma - 2)\ln\frac{T}{T_0}$$
(1)

where  $T_0$  is the reference temperature,  $\gamma$  is a technological constant and  $\alpha$  models the temperature dependence of the drain current that biases the MOS device (it was supposed that  $I_D(T) = ct.T^{\alpha}$ ). The first term is a constant term, the second one is a linear term, which will be compensated by a complementary linear voltage summed with the gate-source voltage and the last term models the nonlinearity of the gatesource voltage temperature dependence. This term will be compensated by a suitable logarithmic dependent on temperature term, also added to  $V_{GS}(T)$ .

# B. The superior-order curvature-corrected voltage reference

The gate-source voltage (1) represents the zeroorder compensated reference voltage. Its temperature dependence is primarily represented by the linear term, which will be cancel out (the first-order compensation) using an OVF (Offset Voltage Follower) block, having two important advantages: an improved accuracy achieved by replacing matched resistors by matched MOS transistors and a reduced silicon occupied area obtained by removing any resistor from the circuit. In order to remove the additional superior-order errors introduced by the last logarithmical term from (1), a curvature-correction technique will be implemented.

The superior-order curvature-corrected voltage reference is presented in Fig. 1.



voltage reference

The temperature dependence of the gate-source voltage for a MOS transistor in weak inversion is strongly increased by the linear temperature dependent term from relation (1). In order to cancel it, original technique for implementing a an complementary *PTAT* voltage will be presented, using an OVF (Offset Voltage Follower) block [6]. The output voltage of the OVF block is  $V_{AB} = nV_t \ln(MN)$ . For a proper choice of the aspect ratios M and N, the linear dependent term from expression (1) will be cancel out by the complementary PTAT voltage  $V_{AB}$ , resulting the first-order compensated reference voltage expression:

$$V_{GS}(T) = V_{FB} + E_G + \frac{nkT}{q} (\alpha + \gamma - 2) \ln \frac{T}{T_0}$$
(2)

Because of the nonlinear temperature dependence (2) of the gate-source voltage for a MOS transistor working in weak inversion, the original idea is to obtain a correction term having a temperature dependence complementary to the logarithmic dependent on temperature term from (1). This correction term, summed with the zero-order compensated voltage reference (1), is represented in Fig. 1 by  $V_B$  potential and it will be obtained by subtracting a gate-source voltage ( $V_{GS_4}$  and  $V_{GS_5}$ ). The resulting expression of the reference voltage (after first- and superior-order compensations) will be:

$$V_{REF}^{(SUP)} = V_{AB} + V_B = E_G + V_{FB} + \frac{nKT}{q} (\gamma - \alpha) \ln \frac{T}{T_0}$$
(3)

In conclusion, the linear term from the expression of the gate-source voltage temperature dependence has been cancel out by using an OVF block, while the logarithmic dependent on temperature term from (1) could be minimized for  $\alpha \cong \gamma$ . The constant  $\gamma$  is a technological parameter, strongly dependent on the current technology. The original idea for reducing the circuit temperature dependence by minimizing the logarithmical term from (3) is to design a circuit that must be able to compute the proper value of  $\alpha$  for the current used technology. The core of the circuit that generates a current having a  $PTAT^{\alpha}$  temperature dependence ( $\alpha$  value being optimally selected in a fixed range) is represented by a current-mode squaring circuit which must compute the function  $I_B = I_C^2 / I_A$ . Choosing  $I_C = I_I$  (with a *PTAT* variation) and  $I_A = I_O$  (in a first-order approximation, independent on temperature), it results an output current  $I_B$  proportional to the square of the absolute temperature. For obtaining a  $PTAT^3$  output current, another identical squaring circuit will be used, having  $I_C = I_B^{(O)}$  and  $I_A = I_I$ . In the same manner,  $I_B^{(n)}$  current will be  $PTAT^{n+2}$ ,  $I_B^{(1)} = I_1^3 / I_Q^2$ . In conclusion, all the possible integer values for the exponent  $\alpha$  of the absolute temperature in the output current dependence have been obtained. In the following lines, the method for obtaining the non-integer values of the same exponent will be presented. For example, in order to obtain 0.5value of the exponent, relation (6) will be used, choosing  $I_A = I_1$  and  $I_B = I_0$ . For 0.25,

 $I_A = \sqrt{I_I I_O}$  and  $I_B = I_O$ .

The total value of the exponent is obtained by multiplying the proper partials currents, resulting the desired value of parameter  $\alpha$ .

#### III. SIMULATED RESULTS

The curvature-corrected voltage reference was implemented in  $0.35 \mu m$  CMOS technology. The SPICE simulation  $V_{REF}(T)$  based on previous mentioned technology parameters is presented in Fig. 2.



Fig. 2. SPICE simulation  $V_{REF}(t)$  for the curvature-corrected voltage reference

The supply voltage is  $V_{DD} = 2.5V$ . The most important MOS parameters used in the previous simulation are:  $V_{T_n} = 0.4V$ ,  $V_{T_p} = -0.5V$ . The simulated temperature coefficient of the reference voltage is  $TC = 1.95 ppm / {}^o C$  for an extended temperature range,  $0 < t < 90^{\circ} C$ . For sub micron processes, channel-length modulation effect will affect the bandgap reference performances, imposing the use of cascode current mirrors (having the disadvantage of increasing the minimal supply voltage of the circuit).

#### **IV. CONCLUSIONS**

A new curvature-correction technique for improving the temperature behavior of a CMOS voltage reference has been presented. The reducing of the temperature coefficient for the reference voltage has been realized compensating the nonlinear temperature dependence of the gate-source voltage for a MOS transistor working in weak inversion with the difference between two gate-source voltages. These MOS transistors were polarized at drain currents with different temperature dependencies (PTAT and  $PTAT^{\alpha}$ , respectively),  $\alpha$  parameter being selected to the optimal value for the implementing technology. The PTAT voltage generator has been designed using an original Offset Voltage Follower block, with the advantage that matched resistors are replaced by matched transistors and, in consequence, with a relatively smaller degradation of the circuit temperature behavior caused by devices' mismatches. SPICE simulation reports TC = 1.95 ppm / K for an extended temperature range, 273K < T < 363K, without considering the parameters spread.

#### ACKNOWLEDGEMENT

This work was supported by the Research Projects UEFISCSU ET 2970, UEFISCSU ET 1440 and UEFISCSU ET 1441.

#### REFERENCES

- I.M. Filanovsky, Chan Y.F., "BiCMOS Cascaded Bandgap Voltage Reference", *IEEE 39th Midwest Symposium on Circuits and Systems*, 1996, pp. 943 –946.
- [2] C. Popa, "Curvature-Compensated Bandgap Reference", *The 13<sup>th</sup> International Conference on Control System and Computer Science*, University "Politehnica" of Bucharest, 2001, pp. 540-543.
- [3] O. Salminen, K. Halonen, K., "The Higher Order Temperature Compensation of Bandgap Voltage References", *IEEE International Symposium on Circuits and Systems*, 1992, ISCAS 1992, pp. 1388-1391.
- [4] M. Gunawan, "A Curvature-Corrected Low-Voltage Bandgap Reference", *IEEE Journal of Solid-State Circuits*, 1993, vol. 28 6, pp. 667-670.
  [5] I. Lee, G. Kim, W. Kim, "Exponential Curvature-
- [5] I. Lee, G. Kim, W. Kim, "Exponential Curvature-Compensated BiCMOS Bandgap References", *IEEE Journal* of Solid-State Circuits, 1994, pp. 1396–1403.
- [6] A.J. Annema, "Low-Power Bandgap References Featuring DTMOSTs", Philips Research Laboratories, The Netherlands.

Tom 51(65), Fascicola 1, 2006

# SVM Classifier using LUT-based RAM on a Spartan 3 FPGA

Albert A. Fazakas<sup>1</sup>, Mihaela Cârlugea, Lelia Feștilă

Abstract – Support Vector Machines are widely used in pattern recognition, being the newest achievements in neural network structures. This paper presents an implementation example of an SVM classification function using a Spartan3 FPGA device. A Block Ram based implementation is compared versus a distributed LUT-based RAM one. Aspects regarding memory geometry and instantiation are presented. The number of required clock periods and the maximum clock frequency is calculated and a speed comparison of the implemented system with software running on a PC targeting the same application is also made

# Keywords: SVM, Block RAM, LUT-based RAM, FPGA

# I. INTRODUCTION

Support Vector Machines (SVM) are considered to be the newest achievements on neural network structures [1]. In Chapter 2, the basic idea of the SVM is presented and their advantages are highlighted. Chapter 3 presents an application example for classification of the Ibermatica database images. The role of the classification function is to decide whether a particular image is face- or non-face image. The major advantage offered by an FPGA device, the possibility to implement parallel structures is used in the system implementation. An implementation example of the kernel function using Block RAM components follows. Chapter IV presents the implemented system that is based on distributed RAM cells also called LUT (LookUp Table) RAM cells, to tackle the drawbacks that come with the Block RAM based implementation. Approximations made in order to reduce the data bus widths are also presented. The total number of clock cycles required for the classification function to perform its operations is calculated and the maximum clock frequency is determined. Finally, a comparison between the speed of the system implemented on the FPGA and the speed of a classification software running on a PC is also presented.

# **II. SUPPORT VECTOR MACHINES**

In the nineties, the neural networks knew a very significant importance in the scientific and

engineering domains. Industrial products are offered today on the market with a real success even if we do not have the associated physical model for diagnosis. It is necessary to consider the neural networks as a manner of building an empirical model with what that supposes of inaccuracy and risk for the application. The theory of the statistical learning became more interesting with new results in generalization and with the proposal of the SVM model. The model is the most recent proposition on neural network structures [1]. This model is founded on the statistical learning Theory. The Support Vector Machine model consists of a transformation of the input vectors X in a space of higher dimension Z through a nonlinear transformation, selected a priori. It is in this new space Z that we can build an optimal hyperplane [2]. For the particular case of pattern recognition, the SVM make a distinction of two classes by finding a decision surface constructed from certain points of the entire learning database, called Support Vectors A second important idea of Support Vector Machines is the use of kernel functions. The kernel functions were proposed to be able to build nonlinear algorithms from linear algorithms by calculating the inner product not in the input space but in the feature space. By using kernels it can be taken into account the statistics of greater order without a combinatorial explosion of the complexity than it would have met even for moderate values of examples and the dimension of the kernel function. The most used kernel functions are the polynomial, sigmoid (neural network) and the Radial basis function.

# II.1. The Support Vectors

Vapnik [2]. proposes a representation of a SVM in the form of one hidden layer neural network whose number of cells is equal to the number of "support vectors", and not to the dimension of the space of the internal representations, as we could have supposed it initially. In this manner the number of neurons is obtained in an automatic way with the resolution of a quadratic problem. The support vectors are the input vectors xi for which equality  $y_i((w_0x_i+b_0)=1$  holds. Concretely, they are the closest points to the optimal

<sup>&</sup>lt;sup>1</sup> Facultatea de Electronică, Telecomunicații și Tehnologia Informației, Catedra de

Bazele Electronicii, str. Gh. Barițiu Nr. 26-28, 400027 Cluj-Napoca, e-mail Albert.Fazakas@bel.utcluj.ro

hyper plane. For all the other examples, there is thus a factor  $\alpha$ =0 that eliminates them from the solution. We thus know that the decision function is calculated from the examples that are on the margin, presented in figure 1. In the non-linear case, it is enough to replace the scalar products ( $x \times x_i$ ) by kernels  $k(x, x_i)$ .



#### II.1. The Polynomial Kernel

There are three options for the selection of the kernel function of the SVM method: Polynomial, RBF or sigmoid Neural networks [1]. The Sigmoid Neural network kernel function option was rejected because of the difficulty of a possible hardware implementation. Moreover in the literature the performances obtained with this kernel function were lower than those obtained with the two others.

The following is the general equation of the SVM decision function for classification:

$$f(x, \alpha) = sign\left(\sum_{\text{Support Vectors}} y_i \alpha_i K(x_i, x) + b\right)$$
 (1)

Where:

 $y_i a_i = w_i$ , are the networks weights,

 $X_i$ , are the support vectors of the solution,

b, is the threshold of the function, and

 $K(X,X_i)$  is the kernel function.

As it can be seen, the solution is the sign of the addition, so this is the generalization function for twoclass's classification. In our case, the kernel function is then the polynomial function of degree d:

$$K(X, X_i) = (X^T \cdot X_i + c)^d$$
 (2)

## III. IMPLEMENTATION EXAMPLE

#### III.1. The classification function parameters

Our objective is to implement a classification function for the image database provided by Ibermatica [3]. The database is composed of 8X10 pixel resolution 8bit grayscale images. The classification problem for the SVM is to decide whether or not the image is representing a human face. Figure 2. a) shows a positive example and figure 2. b) a negative example from the Ibermatica database training set.



Fig. 2. Example images from the Ibernatica image database a) positive (face image) example b) negative (non-face image) example

Training was done for the SVM on 112 images from the image set. The SVM parameters were:

- Degree of the kernel function d=2;
- Constant c=1
- Threshold value b=1.5215772
- Number of support vectors: 17
- Feature index i.e. image size: 80

The implementation is done on a SPARTAN 3 XC3S200 device, due to its availability on the Digilent S3 development boards.

*III.2. Spartan-3 Block RAM implementation considerations* 

According to the specifications above, the data size required to store the image to be classified and the support vectors is

$$17 \times 80 \times 8 + 80 \times 8 = 11520$$
 bits = 11.25 Kbits (3)

This amount of data can be easily fit into the considered device [4]. Moreover, the Spartan-3 device features twelve 18-Kbit dual-port RAM memories, also called Block RAM (BRAM) memories. Results that a single BRAM is sufficient to fit the amount of data considered. However, in this case the whole data is processed sequentially and the number of clock cycles required to implement one kernel function is 80. This is multiplied by the number of support vectors and some extra clocks are added for pipelining purposes.

The required number of clock cycles can be significantly reduced if the advantage of an FPGA implementation, the possibility of parallel processing is used wherever is possible.

Basically, the classification function operations consist in a set of multiplication and summingaccumulate, i.e. MAC operations. The embedded 18bit multipliers will be used for implementing the kernel function. For the weighting operation, a multiplier larger than of 18 bits will be needed due to the increase of the data bus width as result of the multiplication-summing procedure in the kernel function. A number of 10 multipliers will be considered to work in parallel for implementing the kernel function. The number of ten was chosen because the image size considered is dividable with 10, in fact, most of the image sizes feature this property, making the application easily adaptable to different image sizes.

Therefore the values of the X image and the  $X_i$  support vectors are distributed in ten RAM blocks; each block basically stores eight pixels of the X image and the corresponding 17X8=136 pixels of the  $X_i$  support vectors. The RAM blocks can be configured into various geometries [5]. For the specified application, the geometry chosen for the BRAm-s is of 1KX16 bits. The X pixels are stored in the upper and the  $X_i$  pixels in the lower byte of the memory. Basically only 136 locations are used in each memory block from the available 1024. Assuming a number of 17 support vectors, the system configured in this way supports an image size of 600 pixels, with any aspect ratio.

Fig. 3 shows the block schematic of the kernel function implemented with Block RAM components and Table 1 shows an example for the placement of the X() image data and the  $X_i$ () support vector data in the BRAM-s, i.e. a memory map example. Obviously, the data can be placed in various ways into the memory until the placement is uniformly distributed and the stored X() image data corresponds with the  $X_i$ () support vector data stored at the same locations.

Each block memory contains eight pixels of the analyzed image, repeated the number of support vector times. Due to this redundancy the memory map is inefficiently organized, however this placement of the data insures one multiplication at each clock cycle, therefore the kernel function is able to perform its operations for one support vector in a total number of 8 clock cycles.

Table 1. BRAM memory map example

| Addr. | BRAMO  |             | BRAM1  |                    |   | BRAM9  |                      |
|-------|--------|-------------|--------|--------------------|---|--------|----------------------|
|       | [15:8] | [7:0]       | [15:8] | [7:0]              |   | [15:8] | [7:0]                |
| 000   | X(0)   | $X_1(0)$    | X(8)   | $X_1(8)$           | • | X(72)  | $X_1(72)$            |
| 001   | X(1)   | $X_1(1)$    | X(9)   | $X_1(9)$           | • | X(73)  | $X_1(73)$            |
| •     | •      | •           | •      |                    | • | •      | •                    |
| 007   | X(7)   | $X_1(7)$    | X(15)  | $X_1(15)$          |   | X(79)  | X <sub>1</sub> (79)  |
| 008   | X(0)   | $X_2(0)$    | X(8)   | $X_2(8)$           | • | X(72)  | X <sub>2</sub> (72)  |
| 009   | X(1)   | $X_2(1)$    | X(9)   | X <sub>2</sub> (9) | • | X(73)  | X <sub>2</sub> (73)  |
| •     | •      | •           | •      |                    | • | •      | •                    |
| 00F   | X(7)   | $X_2(7)$    | X(15)  | $X_2(15)$          | • | X(79)  | X <sub>2</sub> (79)  |
| •     | •      | •           | •      |                    | • | •      | •                    |
| 086   | X(6)   | $X_{17}(6)$ | X(14)  | $X_{17}(14)$       | • | X(78)  | X <sub>17</sub> (78) |
| 087   | X(7)   | $X_{17}(7)$ | X(15)  | $X_{17}(15)$       | • | X(79)  | X <sub>17</sub> (79) |
| 088   | 0      | 0           | 0      | 0                  | • | 0      | 0                    |
|       |        |             |        |                    | • |        |                      |

The summing and accumulating circuit performs the unsigned sum of ten 8-bit numbers. Two-input 8-bit adders were used on more levels to add all the ten numbers, therefore the required number of the adders is 5 on the first level, 2 on the second level and 1 on the third and fourth levels. The multiplier outputs and each summing level outputs are registered for pipeline considerations. Results that the total number of required clock cycles to perform the kernel function operations, for all of the support vectors increases with 6, becoming

$$17 \times 8 + 6 = 142 \text{ clock cycles} \tag{4}$$

Because the image data has to be repeated in the BRAM blocks, results that loading a new image into the memory implies sweeping the whole used memory



Fig. 3. Block schematic of the kernel function implemented with Block RAM

address space, i.e. loading a new image would take a minimum of 17X8=136 clock cycles, assuming that the ten RAM blocks are loaded simultaneously.

Loading the BRAM memories with new data is eased by the fact that the Xilinx Block RAM components are true dual-port memories, allowing simultaneous read and write from two different ports. The only restriction is applied to the fact that the same memory location cannot be accessed simultaneously from both ports. The dual-port RAM facility allows loading the new image on the second access port while the first one is used for the kernel function operations. In order to avoid address conflict, data loading starts with one clock cycle earlier i.e. memory write is performed on the current memory address-1. Taking into account that the support vector data i.e. the lower byte in each memory is not changing when a new image is loaded, the lower byte is buffered and reloaded in the memory with the new image data. The incoming image data is also buffered and formatted in the remaining two BRAM components. The image data loading system is not shown in fig. 3. due to the lack of space.

Taking into account that the kernel function multiplies and accumulates unsigned data, the maximum possible result from the MAC operations of the kernel function i.e. the maximum number at the output of the accumulator can be

$$255 \cdot 255 \cdot 10 \cdot 8 + 1 = 5,202,001 \tag{5}$$

The number above can be represented on 23 bits. However, only the most significant 17 bits will be taken into account as the result of the kernel function, to be able to use the remaining embedded multiplier that accepts up to 18-bit signed or 17-bit unsigned operands. It means that the kernel function is scaled with

K (X, X<sub>i</sub>) = 
$$\left(\frac{X^{T} \cdot X_{i} + 1}{2^{5}}\right)^{2} = \frac{\left(X^{T} \cdot X_{i} + 1\right)^{2}}{1024}$$
 (6)

Other scaling operations will result from the weighting and summing operations that follow the kernel function in the classifier implementation.

#### **IV.LUT-BASED RAM IMPLEMENTATION**

#### IV.1. Distributed memory considerations

Although the BRAM-based implementation offers operation at a high-speed by reducing the number of the clock cycles required to calculate the kernel function result, it suffers from significant drawbacks. First, the incoming image data has to be buffered and formatted to be distributed across the BRAM components. The data formatting and RAM loading circuit takes significant resources from the FPGA. Second, the SVM classifier based on BRAM-s cannot be implemented in an embedded system together with the Xilinx proprietary MicroBlaze or PowerPc soft processor systems, because these systems use primary the BRAM-s for processor data and code memory purposes, making these components partially or completely unavailable for custom design.

In order to overcome to the incoming data formatting and distributing problem, a system with distributed memory cells was considered, that can be implemented by the Xilinx Distributed RAM (also called LUT RAM) feature



Fig. 4. Block schematic of the SVM classification function implemented with LUT RAM blocks

The LUT memory cells are built on the Configurable Logic Block (CLB) logic function generator circuits, also called Lookup Tables. In the Spartan 3 FPGA structure, one CLB consists of four slices from which two of the slices contain two 4-bit lookup tables that can be configured as dual-port or single-port RAM memories. Therefore one CLB can have up to 32 bits of dual-port memory or 64 bits of single-port memory. Results that one 32X1 bit size distributed RAM fits in a single CLB slice.

Figure 4 presents the block schematic of the implemented SVM classifier function. The system is an improved version of the SVM classifier presented in [7], where D registers were considered to store both the image and support vector data. Due to the fact that in that case the number of the D registers used is too large, taking most of the FPGA D flip-flops, the support vector data is stored in the LUT RAM blocks while the image data is stored in the adjacent D flip-flops.

The left part of Fig. 4 until the squaring circuit represents the implementation of the kernel function. The white cells are representing the D registers storing the X image data, while the gray cells the LUT RAM blocks storing the  $X_i$  support vectors. The implementation is similar to the one presented in Fig. 3 regarding the number of parallel multiplications and the way the first accumulator circuit is organized. Both the X input vector and the  $X_i$  support vector memories are organized in a circular FIFO memory matrix with a size of 10X8, resulting a number of 80X8 cells placed in the FPGA.

To store the  $X_i$  data, the distributed memory cells are organized in 32X8 bit size, allowing storage of up to 32 support vectors. A specific LUT RAM cell stores the data from the support vectors according to the expression

$$MEM_{I}(ADDR) = X_{ADDR[4:0]}(I)$$
(7)

where I is the index of the memory cell and ADDR represents the 5 bit address of the memory. Therefore the addresses of all the memory cells are connected together, creating a multiple page memory, each page containing one support vector.

Due to the circular structure of the X and  $X_i$  memories, at every 8 clock periods the memory content will be reloaded to its initial value and the address is incremented. Correspondingly, the output summing and accumulating circuit advances with one clock.

The SX0...SX9 and SXI0...SXI9 selector signals allow loading of new image and support vector data through the DX0...DX9 and the DXI0...DXI9 data lines, respectively. Formatting and loading a new image data is significantly simpler comparing to the BRAM implementation. For example, the DX0...DX9 data lines can be connected together and the SX0...9 selector lines decide which row will be loaded with the new image data. In the case of using a high-speed I/O peripheral, data can be loaded in parallel in the ten rows when the last support vector product is calculated. In the same way, a new support vector data can be loaded into the distributed RAM cells through the DXI0...9 data lines, controlled by WEN0...9 write enable lines or from the SXI0...9 selector lines.

The ADDR lines also select the corresponding weight of the support vector from the weight memory, built as well on LUT RAM cells, organized in a 32X9 bit format, with the following considerations: Initially the weights were in floating point format. Due to the fact that floating point operations would require too wide data buses and considerably more computing time, obviously were be transformed into fixed point format. The smallest weight of the support vectors for the application considered in this paper has the absolute value of

$$y_{16} \cdot \alpha_{16} = 9.7740856e \cdot 014 \tag{8}$$

Note that only several decimal places were shown. The highest value of the weights, in absolute value, is

$$y_7 \cdot \alpha_7 = 2.006978e \cdot 011 = 205.3 \cdot y_{16} \cdot \alpha_{16}$$
 (9)

If  $y_{16} \cdot \alpha_{16}$  is normalized i.e. scaled to 1, then all of the weights can be represented on 9 bits with sign, meaning that all of the weights will be scaled with

 $\frac{1}{y_{16} \cdot \alpha_{16}}$ . In order to avoid an unattended change of

the classification function sign from equation (1), results that the threshold b has to be also scaled. Taking into account from relation (6) that the kernel function is also scaled, equation (1) will become

f(x, 
$$\alpha$$
) = sign  $\left(\sum_{i=0}^{16} y_i \alpha_i K(X_i, X) + b\right) \frac{1.023e + 13}{1024}$  (10)

Thus, the *b* threshold becomes 1.52026e+10. This value can be represented on 34 bits, from there results the bus width for the threshold *b*.

The weighting multiplier has the size of 35X9 bits, where the 9 bits are signed, being wider than the 18 bit embedded multipliers, resulting that it has to be implemented by the FPGA lookup table logic.

# *IV.1. Distributed memory implementation and speed considerations*

Xilinx ISE provides behavioral VHDL templates that can be used to instruct the synthesis tool to extract block RAM or distributed RAM from the code. Although the block schematic in Fig. 4 can be easily described in behavioral VHDL, it was found that by describing the circular multiple-page memory from Fig. 4 in behavioral, the XST (Xilinx Synthesis Tool) will extract D flip-flops for the memory cells together with decoding logic rather than distributed RAM cells. This behavior occurs due to the fact that the synthesizer will understand to extract shift registers on 8 bits that are basically implemented with flipflops.

Results that for implementing the kernel memory part of the system in Fig. 4., a structural VHDL or schematic approach has to be used. The distributed RAM cells were built on RAM32X8S components in the Xilinx ISE software. The RAM32X8S represents a 32X8 bit single-port distributed RAM. The X memory cells were built on FD8CER components, representing an 8-bit D register with count-enable and asynchronous clear ports. The memory loading and controlling state-machine and the multiplyaccumulate circuit were described in behavioral VHDL.

Due to the similarity of the structures between the BRAM and LUT-RAM implementations, the number of clock periods required for all of the kernel function operations is the same, i.e. 142. Four extra clock periods are needed for the squaring and weighting-accumulating operations. Results a total number of 146 clock periods for the classification function operations.

The embedded multipliers are placed close to the BRAM cells in the FPGA structure, resulting lower propagation times for the BRAM implementation than for the LUT-RAM one. However, the highest clock frequency is rather limited by the propagation times of the combinational arithmetic circuits, i.e. the embedded multipliers and the unsigned adders.

The synthesis tool reported a maximum propagation time of 4.828 ns, meaning a maximum clock frequency of 207.1 MHz. For safety purposes, half of this frequency was used. Note that the squaring and the weighting multipliers, and the final accumulator have to operate at only every eight kernel memory cock periods, allowing operations at lower frequency. A quarter of the kernel memory frequency was chosen, i.e. 25MHz. In this case, without taking into account the time needed for I/O operation, i.e. data download and memory load, the total time will be

$$T = 142 \cdot \frac{1}{100MHz} + 4 \cdot \frac{1}{25MHz} = 1.58 \mu S \quad (11)$$

Due to the introduction of pipelining in the kernel function operations, the time was improved versus [7]. Comparing to the expression (11), the time spend for classification of 442 images on a Pentium IV, 1.2 GHZ PC, without taking into account the time for I/O operations, was 0.02 seconds, resulting 45.2µS per image. Obviously, for larger images the time spent for the classification function implemented on the FPGA board increases due to the window sweeping technique that has to be used.

Data downloading was made through the serial interface of the S3 board. An USB connection with the PC is under development.

### V. CONCLUSIONS

In this paper an example of implementation for an SVM classification function on a Spartan 3 XS3S200 FPGA device was presented. The example is made for the Ibermatica 8X10 pixel face image database. The proposed system takes the advantage of parallel circuits offered by an FPGA implementation.

Two approaches were considered to implement the kernel function, the first one based on Block RAM memory components included in the Xilinx Spartan devices, and the second one based on distributed i.e. LUT RAM memory cells. Although the Block RAM implementation is more compact and simpler, the memory content loading can represent a difficult operation. On the other hand, the BRAM based implementation cannot be made if the SVM classifier is intended to be included in an embedded system with MicroBlaze or PowerPc soft processors that use the Block RAM as primary processor memory. The solution to these problems is offered by the distributed RAM implementation, where data loading can be easily done.

Using the parallel data processing feature offered by the FPGA devices, the required number of clock periods reduces drastically. To keep the maximum clock frequency at a high level, pipelining was used for the arithmetic operation implementations. The implemented system was performing the operations more than ten times faster than a similar software application running on a PC, with the same SVM and the same images.

In the case of larger images, a window sweeping technique has to be used that increases the computation time. Using a higher density FPGA device, the number of parallel circuits can be further increased to compensate the increase of the execution time.

#### REFERENCES

[1]. A. Reyna-Rojas, D. Dragomirescu, D. Houzet, D. Esteve, "Implementation of the SVM Generalization Function on FPGA", International Signal Processing Conference (ISPC), Dallas (US), March 2003

[2]. Vapnik V. "Statistical. Learning Theory" A Wiley-Interscience Publication, pp. 421, 1998.

[3]. Ibermatica S.A web site, http://www.ibermatica.es/ibermatica

[4] Xilinx inc, "Spartan-3 FPGA family; complete datasheet", DS099 January 17, 2005

[5]. Xilinx, inc, "Using Block RAM in Spartan-3 Generation FPGAs", *Xilinx Application Bulettin XAPP463 (v2.0)* March 1, 2005

[6]. Xilinx, inc, Using Look-Up Tables as Distributed RAM in Spartan-3 Generation FPGAs", *Xilinx Application Bulettin XAPP464 (v2.0)* March 1, 2005

[7]. Albert Fazakas, Mihaela Gordan, Lelia Feştilä, Laura Kovacs, "Considerations Regarding Implementation of SVM Classification Functions on FPGA", *SIITME 2005 International Symposium for Design and Technology of Electronic Packaging*, 22-25 September 2005, Cluj-Napoca, Romania, ISBN 973-713-063-4, pp. 164-167

[8]. Xilinx, Inc. "Using Embedded Multipliers in Spartan-3 FPGAs", *Xilinx Application Bulettin*, XAPP467 (v1.1) May 13, 2003

Tom 51(65), Fascicola 1, 2006

# TCP Identification of contactless measurement systems

Philipp Roebrock<sup>1</sup>

Abstract - This paper describes an algorithm to determine the robot tool transformation and tool center point (TCP) for contactless measurement systems. Valid types of sensors are those who provide metric information about one or multiple points within the sensors coordinate system. The reference objects are geometrical primitives (planes, spheres). The algorithm starts with estimated values for the tool transformation and the reference object definition and optimizes them in an iterative process. The optimisation result is tested for convergence with a simulation.

Keywords: sensor, robot tool transformation, TCP, tool center point, optimisation, Jacobian matrix

# I. INTRODUCTION

In most applications with industrial robots it is common to have sensor systems with one or more sensors. The information gathered with a sensor system is mostly used for robot guidance or for quality assurance. If a sensor is part of the robot tool it is recommendable to identify its tool transformation and the origin of the sensor coordinate system, the tool center point (TCP). The tool transformation describes the transformation from the robot flange coordinate system to the tool coordinate system thus in this case the sensor coordinate system. There are some reasons for the determination of the tool transformation:

- 1. With a known tool transformation the robot can be moved in respect of the tool coordinate system and the tool center point. This makes teaching of robot programs much easier.
- 2. If the sensor has to be replaced due to a sensor malfunction it cannot be guaranteed that the replacement sensor can be mounted at exactly the same position the defect sensor was. If the robot programs were teached in respect of the tool coordinate system, the new tool transformation has to be determined and the problem is solved. Otherwise all robot programs have to be modified to fit to the new sensor position. Under normal circumstances this is a very time consuming and therefore expensive task.
- 3. With a known tool transformation the information provided by the sensor can referred to the base coordinate for each robot pose. This means the local

sensor information becomes global information. In a multisensor system it may be a requirement to have a common reference for all sensor information.

The robot manufacturers provide software tools implemented in the robot control system to determine the tool transformation for common robot tools like grippers or welding tools. In the classical 4-point method (see e.g. [1], page 33ff) the TCP of the tool is moved to a fixed reference point from four different directions. The translative component of the tool transformation can be calculated together with an error estimation basing on four different positions and orientations of the robot flange. For most applications the knowledge of the translative component of the tool transformation is sufficient. But the rotational component of the tool transformation can be identified with similar methods. Either the robot has to be moved along the coordinate axes of the tool coordinate system or the tool coordinate system has to be aligned to the axes of the base coordinate system of the robot in a special way.

But these methods are not satisfactory to determine a sensors tool transformation. Sensors do not have a certain physical point as their TCP. The TCP lies somewhere in the measurement range of the sensor. It is difficult to use one of the methods described above to move the sensors TCP to the reference point even with the usage of software tools to display the current sensor information. The usage of special devices mounted at the sensor to mark the sensors TCP with a physical point may make the determination of the tool transformation easier but there is still a problem of the low accuracy of these methods. Mainly the determination of the rotational component of the tool transformation is quite inaccurate. The accuracy requirements for the TCP transformation may vary from application to application. But in most use cases the sensors TCP transformation has to be known in all six degrees of freedom with an accuracy that is not much lower than most inaccurate system component (sensor or robot).

This paper describes a method to optimize a given estimated TCP transformation determined by CAD data or by the methods provided by the robot manufactures. The algorithm is iterative and is based on sensitivity matrices and Jacobian matrices. A similar approach is described in [2]. This solution uses simple reference objects and free selectable robot poses too, uses similar error functions, but the optimisation is based on statistical methods (Bayesian

<sup>&</sup>lt;sup>1</sup>Fachhochschule Gelsenkirchen, University of Applied Sciences, Faculty of Computer Science, Neidenburger Strasse 43, 45877 Gelsenkirchen, Germany, philipp.roebrock@informatik.fhgelsenkirchen.de

#### II. SYSTEM STRUCTURE

The total systems structure is shown in Figure 1. The sensor is attached to the end-effector of the robot. The sensor is a device that provides information about the position of a number of points within its field of view based on its sensor coordinate system. A simple example for a sensor would be a laser distance sensor which determines the position of a single point in its coordinate system (e.g. by triangulation or by time-of-flight). Other examples for sensor systems are laser stripe sensors (position of multiple points along a laser line), 3D cameras (position of multiple points of a matrix) or other intelligent camera systems. Important condition is that the sensor is calibrated and provides metric information. The sensor has a reference object within its field of view. The reference object is the representation of a geometrical primitive like a plane or a sphere. The position of the reference object is defined in the robots base coordinate system. Estimated values for the tool transformation and the reference object definition are known.



Figure 1: Basic System Structure

#### III. ERROR FUNCTION

First objective before optimizing the estimated values is the definition of an error function that allows the evaluation of a given tool transformation for the current robot pose. As defined above the sensor provides information about the position of a number of m points within its sensor coordinate system:

<sup>Sensor</sup> 
$$p_j$$
 with  $j \in \{1, \dots, m\}$  (1)

These points have to be transformed into the base coordinate system in which the reference object is defined. This is the necessary transformation:

$$\underline{\underline{Base}} \, \underline{\underline{T}}_{Sensor} = \underline{Base} \, \underline{\underline{T}}_{Flange} \cdot \underline{Flange} \, \underline{\underline{T}}_{Sensor} \tag{2}$$

And this transforms all points into the base coordinate system:

<sup>Base</sup> 
$$\underline{p}_{j} = (^{\text{Base}} \underline{\underline{T}}_{\text{Sensor}})^{-1} \cdot \overset{\text{Sensor}}{\underline{p}_{j}}$$
(3)

Using an optimal reference object definition and an optimal tool transformation, all points  $^{\text{Base}}\underline{p}_j$  measured by

the sensor should be points of the reference object. But because of the inaccuracy of the estimated values there is a certain deviation. The sum of the deviation for every single point is a good error function. The error function is called "E".

If for example the reference object is a plane and the sensor a laser stripe sensor, the error function can be expressed as followed. The plane can be defined in the Hessian normal form:

$$\underline{n} \cdot \underline{x} - d = 0 \quad \text{with } |\underline{n}| = 1 \tag{4}$$

Because of

$$|\underline{n}| = \left| \left( \begin{array}{c} n_x \\ n_y \\ n_z \end{array} \right) \right| = \sqrt{n_x^2 + n_y^2 + n_z^2} = 1 \tag{5}$$

it is possible to reduce one more degree of freedom in the plane description:

$$n_z = \sqrt{1 - n_x^2 - n_y^2}$$
(6)

The plane definition is now dependent from three factors: from  $n_x$ ,  $n_y$  and d. The error function can be defined as the average distance of the distances of all points to the plane:

$$E = \frac{1}{m} \sum_{j=1}^{m} \left| \underline{n} \cdot {}^{\text{Base}} \underline{p}_{j} - d \right|$$
(7)

Figure 2 shows the laser stripe sensor points transformed into the base coordinate system and their distances to the plane as reference object.



Figure 2: Laser Stripe Sensor Points

#### IV. OPTIMIZATION

The optimisation process is an iterative process that optimizes the tool transformation and (as a byproduct) the definition of the reference object. The number of factors to be optimized are up to six for the tool transformation  $(x, y, z, \alpha, \beta, \gamma)$  and for the reference object definition usually three (plane or sphere with known radius), in total *o* factors. May

$$\underline{F} = (F_1, \dots, F_o) \tag{8}$$

be a vector that contains all factors that should be optimized within the optimisation process and

$$f = (f_1, \dots, f_o) \tag{9}$$

current values for the optimisation factors (initially the estimated ones). Because of the high number of factors to optimize one single robot pose is not a sufficient base for the optimisation process. The base is a set of l different robot poses which have to vary in all degrees of freedom to provide enough information about the system structure:

$$\overset{\text{Base}}{\underline{T}} \underbrace{T}_{i \text{ Flange}} \quad \text{with } i \in \{1 \dots l\}$$
(10)

and a fixed set of m sensor points for each of the l poses:

Sensor 
$$\underline{p}_{i,j}$$
 with  $i \in \{1 \dots l\}$  and  $j \in \{1 \dots m\}$  (11)

Because the error function depends on the robot pose and a vector of optimisation values the error function becomes:

$$E = E(i, \underline{F}) \quad \text{with } i \in \{1 \dots l\}$$
(12)

For a given vector of optimisation factors  $\underline{f}$  the error vector  $\underline{e}$  is defined as

$$\underline{e} = (e_1, \dots, e_l)$$
 with  $e_i = E(i, \underline{f})$  (13)

The sensitivity matrix  $\underline{\underline{S}}$  describes how the result of the error function for a certain robot pose depends on a change of the optimisation factors in the near of the current optimisation factors  $\underline{f}$ :

$$s_{i,k} = \left(\frac{\partial E(i,\underline{F})}{\partial F_k}\right)_{\underline{f}} \tag{14}$$

One single matrix element of  $\underline{\underline{S}}$  can be calculated by a simple difference quotient:

$$s_{i,k} = \frac{1}{2\delta_k} \cdot [E(i, (f_1, \dots, f_k + \delta_k, \dots, f_o)) - E(i, (f_1, \dots, f_k - \delta_k, \dots, f_o))]$$
(15)

The Jacobian matrix J is the inverse of the sensitivity matrix and describes how the optimisation factors depend on a change of the result of the error function for a certain robot pose near the current optimisation factors  $\underline{f}$ :

$$j_{k,i} = \left(\frac{\partial F_k}{\partial E(i,\underline{F})}\right)_{\underline{f}}$$
(16)

Because  $\underline{S}$  is rarely a square matrix,  $\underline{J}$  is calculated using the Moore-Penrose matrix inverse of  $\underline{\underline{S}}$  (see [3]):

$$\underline{\underline{J}} = \underline{\underline{S}}^{+} = \left(\underline{\underline{S}}^{\mathsf{T}} \cdot \underline{\underline{S}}\right)^{-1} \cdot \underline{\underline{S}}^{\mathsf{T}}$$
(17)

If a vector of optimisation factors  $\underline{f}$  is available and the corresponding error vector  $\underline{e}$  and the Jacobian matrix  $\underline{J}$  have been determined, the improved vector of factors  $\underline{f'}$  is calculated by:

$$\underline{f'} = \underline{f} - \left(\underline{\underline{J}} \cdot \underline{\underline{e}}\right) \tag{18}$$

The complete optimisation algorithm is now:

- 1. Start with an initial vector of estimated optimisation factors  $\underline{f}$  and with an fixed set of robot poses and sensor values.
- 2. Calculate error vector  $\underline{e}$  for f
- 3. Calculate Jacobian matrix  $\underline{J}$  for f

- 4. Calculate new optimisation factors f'
- 5. Stop if distance between f and f' is small enough
- 6. Set f = f' and continue at step 2.

An alternative stop criterion would be a check if the current error vector  $\underline{e}$  is small enough.

#### V. SIMULATION

To check the usability of the algorithm and the convergence behavior of the optimisation a simulation in MATLAB (see [4]) has been implemented. Part of the simulation is a module for the kinematics of an industrial robot. Mounted at the robots hand is a simulated laser stripe sensor with a plane as reference object in his field of view. The error function has been implemented as shown above (see (7)). With this simulation it is possible to test different robot poses with a correctly defined tool transformation and reference object (E = 0) and with slightly wrong tool transformations and reference objects ( $E \neq 0$ ).

The simulated sensor provides position information about 10 points in its coordinate system, base of the optimisation are 20 robot poses. The factors to optimize are 9 in total:

$$\underline{F} = (x, y, z, \alpha, \beta, \gamma, n_x, n_y, d)$$
(19)

The sensitivity matrix is:

$$\begin{pmatrix} \frac{\partial E(1,\underline{F})}{\partial x} & \frac{\partial E(1,\underline{F})}{\partial y} & \cdots & \frac{\partial E(1,\underline{F})}{\partial d} \\ \frac{\partial E(2,\underline{F})}{\partial x} & \frac{\partial E(2,\underline{F})}{\partial y} & \cdots & \frac{\partial E(2,\underline{F})}{\partial d} \\ \vdots & \vdots & & \vdots \\ \frac{\partial E(20,\underline{F})}{\partial x} & \frac{\partial E(20,\underline{F})}{\partial y} & \cdots & \frac{\partial E(20,\underline{F})}{\partial d} \end{pmatrix}$$
(20)

And this is the Jacobian matrix:

$$\begin{pmatrix} \frac{\partial x}{\partial E(1,\underline{F})} & \frac{\partial x}{\partial E(2,\underline{F})} & \cdots & \frac{\partial x}{\partial E(20,\underline{F})} \\ \frac{\partial y}{\partial E(1,\underline{F})} & \frac{\partial y}{\partial E(2,\underline{F})} & \cdots & \frac{\partial y}{\partial E(20,\underline{F})} \\ \vdots & \vdots & & \vdots \\ \frac{\partial d}{\partial E(1,\underline{F})} & \frac{\partial d}{\partial E(2,\underline{F})} & \cdots & \frac{\partial d}{\partial E(20,\underline{F})} \end{pmatrix}$$
(21)

Table 1 shows an optimisation process of eight steps. The first row shows the deviation of the tool transformation from the correct tool transformation in all degrees of freedom. The other rows show the progress of the optimisation process. After eight steps the size of the deviation is smaller than the repeat accuracy of an common industrial robot. The values for  $n_x$ ,  $n_y$  and d are skipped. Figure 3 and Figure 4 display the deviations over the optimisation steps.

Simulations with different random start deviations from optimal tool transformation have shown that a distance up to 10 mm for x, y and z, a distance of 5° for  $\alpha$ ,  $\beta$  and  $\gamma$  and a distance of 0.1 mm for  $n_x$ ,  $n_y$  and d lead to certain convergence to the optimal transformation: the global minimum. If the deviation raises up to 15 mm,  $7.5^{\circ}$  and 0.2 mm it is

| x      | y      | z      | α      | $\beta$ | $\gamma$ |
|--------|--------|--------|--------|---------|----------|
| -6.983 | -3.958 | -2.433 | 3.537  | 0.936   | 3.600    |
| -2.780 | -2.798 | -0.435 | 1.256  | 0.966   | 3.538    |
| -0.042 | -0.275 | -0.025 | 0.026  | 0.123   | 3.541    |
| 0.068  | -0.202 | -0.096 | -0.036 | 0.046   | 1.750    |
| 0.047  | -0.093 | -0.057 | -0.026 | 0.018   | 0.870    |
| 0.039  | -0.051 | -0.030 | -0.020 | 0.008   | 0.432    |
| 0.045  | -0.029 | -0.025 | -0.019 | 0.004   | 0.212    |
| 0.030  | -0.020 | -0.016 | -0.012 | 0.002   | 0.105    |
| 0.021  | -0.009 | -0.025 | -0.007 | 0.001   | 0.053    |

Table 1: Simulation Result



not guaranteed that the optimisation process finds the optimal values. Result is a local minimum or a divergence. The convergence behavior shows that there is some slight overshooting. For speeding up the optimisation this can be compensated by introducing an attenuation factor  $\lambda \leq 1$  applied when calculating the correction:

$$\underline{f'} = \underline{f} - \lambda \cdot \left(\underline{J} \cdot \underline{e}\right) \tag{22}$$

The attenuation factor can be fixed or dynamically adapted.

The robot poses have to be chosen carefully. The set of robot poses has to contain variations for all degrees of freedom of the robot position to ensure a well-conditioned sensitivity matrix. In case of an ill-conditioned sensitivity matrix the Jacobian matrix can not be determined and the optimisation fails.

An additional note about the accuracy of the tool transformation that is result of the optimisation: the resulting tool



transformation is an artificial entity that has no physical counterpart. The result depends on the selected robot poses and the chosen workspace where the robot poses are located. It depends on the all errors of the robot and the sensor system. It is the transformation that solves the given problem in an optimal way. If choosing different work spaces the resulting tool transformation varies.

#### VI. MODIFICATION

If the sensor is not attached to the robot tool but fixed in the robot cell and its important to know the sensors position in respect of the robot its possible to use the algorithm from above with a slight modification. Figure 5 shows the changed system structure. Attached to the robots tool is the reference object which is defined in the robots flange coordinate system. This transforms all sensor points to the robots flange coordinate system:

Flange 
$$\underline{p}_{j} = (^{\text{Base}} \underline{\underline{T}}_{\text{Flange}})^{-1} \cdot ^{\text{Base}} \underline{\underline{T}}_{\text{Sensor}} \cdot ^{\text{Sensor}} \underline{p}_{j}$$
 (23)

From here the solution is the same as for the base problem. The definition of the reference object in the flange coordinate system and the transformation from base to sensor are the factors to be optimized.



Figure 5: Modified System Structure

#### VII. CONCLUSION

This paper has demonstrated a method to determine a sensors tool transformation, a problem that occurs in practical industrial applications with robots. The method is based on an optimisation using Jacobian matrices. The convergence quality of the algorithm has been confirmed with a software simulation.

#### REFERENCES

- KUKA Roboter GmbH: KRC2/KRC3 KUKA System Software 5.2: Start-Up, Augsburg/Germany, 2003-09-26
- [2] Mikko Sallinen, Tapio Heikkilä: A simple Hand-Eye Calibration Method for a 3D Laser Range Sensor, VTT Automation Finland
- [3] Eric W. Weisstein: *Moore-Penrose Matrix Inverse*, From MathWorld, A Wolfram Web Resource (http://mathworld.wolfram.com/Moore-PenroseMatrixInverse.html)
- [4] MATLAB, The MathWorks Company, Natik/MA USA (http://www.mathworks.com/products/matlab/)

Tom 51(65), Fascicola 1, 2006

# The Mealy in Moore conversion of an automaton

Alioșa V. Hrițcu<sup>1</sup>

Abstract – In this article , it presents a new demonstration of the Mealy in Moore conversion theorem and an new matrix algoritm witch, just manually, can be easy realised for automatons with a great number of internal states. The Mealy in Moore conversion is a stage in the logical synthesis of a Mealy automaton using, for example, programmable logic arrays or delays.

Keywords: editing, Symposium, author

#### I. INTRODUCTION

An automaton is noted A=(X, Z, Y, f, g) and has the next significances for notations: X=lot of input combinations, Z=lot of internal states, Y=lot of output combinations, f=transition logical function defined by

$$f: X \times Z \rightarrow Z$$
,  $f(x_n, z_n) = z_{n+1}$ ,

g=output logical function witch for an Mealy automaton is defined by

$$g: X \times Z \rightarrow Y$$
,  $g(x_n, z_n) = y_{n+1}$ 

and for an Moore automaton by

$$g: X \times Z \rightarrow Y$$
,  $g(z_n) = y_{n+1}$ .

An automaton is represented by truth table or connections matrix. In the connections matrix, for every internal state it allocats one row and one column, the column containing the input transitions to the internal state and the row containing the output transitions from the internal state. In a automaton synthesis, it must identifier, in the Z lot, the equivalence classes for to generate the reduced form of the automaton by keeping only one single state from every equivalence class. Because the truth table and the connections matrix are easier handled for an Moore automaton, in a Mealy automaton synthesis is necessary a Mealy in Moore conversion; [1], [2].

#### II. THEORETICAL SUPPORT

The possibility of a Mealy in Moore conversion of an automaton is justifyed by the next

Theorem

Any Mealy automaton has an equivalent Moore one. Demonstration

Let it be  $A = (X, Z, Y, f(x_n, z_n), g(x_n, z_n))$  an Mealy automaton, whose output function can be writed

$$g(x_n, z_n) = g(f(z_{n+1}))^{not} = G(z_{n+1})$$
(1)

only if the transitions to a internal state of the Mealy automaton have the same output for automaton, so that the function

$$\stackrel{-1}{f}: Z \to X \times Z \qquad \stackrel{-1}{f}(z_{n+1}) = (x_n, z_n) \qquad (2)$$

don't introduce output undeterminations. The last relation shows that it's an Moore automaton, noted  $A' = (X, Z, Y, f(x_n, z_n), G(z_n))$ , having the same outputs like the Mealy automaton, but the outputs being delayed by one single transition. So, for to pass from the Mealy automaton at the Moore automaton it uses the functions group  $h = (\alpha, \beta, \delta)$ , in witch :

$$\begin{cases} a: X \to X \quad , \quad \alpha(x_n) = x_n \\ \beta: Z \to Z \quad , \quad \beta(z_n) = z_n \\ \delta: Y \to Y \quad , \quad \delta(g(x_n, z_n)) = g(x_{n-1}, z_{n-1}) \end{cases}$$
(3)

Because :

$$g(x_{n-1}, z_{n-1}) = g(f(z_n)) = G(z_n) = G(\beta(z_n))$$
(4)

and, by building manner of the Moore automaton,  $h=(\alpha, \beta, \delta)$  is both injective and surjective, the Moore and Mealy automatons are in a equivalence relation. Any Mealy automaton can be transformed, so that the transitions to a internal state have the same output for automaton, dividing any internal state in so many new internal states how many different outputs are in the transitions to the internal state. Thus, a new internal state keeps, from the origin internal state, the same output transition, but only the input transitions with the same output for automaton. An transformation example of a internal state  $z_k$  in two new internal

<sup>&</sup>lt;sup>1</sup> Facultatea de Electronică și Telecomunicații, Departamentul

Electronică Aplicată și Sisteme Inteligente, Bd. Karol I, Nr.11, 700500 Iași, e-mail: petro@etc.tuiasi.ro

states  $z_{k0}$  and  $z_{k1}$  is presented in Fig.1, by fluency Example graph.



### III. THE CONVERSION ALGORITHM

The Mealy in Moore conversion algorithm of an automaton uses the previous theorem, and has the next two phases:

a) In the initial Mealy automaton, it forms an intermediary Mealy automaton having in the input transitions to a internal state the same output for automaton. So, it obtains the connections matrix of the intermediary Mealy automaton by dividing every internal state in so many new internal state, how many different outputs are in the input transitions from the column of the divided internal state. Every new internal state keeps from origin internal state, in its row all output transitions and in its column only input transitions with the same output for automaton, so that the new internal states with same origin have identical rows, but different columns.

b) It forms the equivalent Moore automaton delaying the outputs of the intermediary Mealy automaton by one single transition. For that, in the connections matrix of the intermediary Mealy automaton, it moves the outputs from input transitions of a internal state column, to the output transitions of the same internal state row; [3].

In the example presented below, the matrix noted M and the incomplete matrix noted  $M_i$  show witch internal states are divided and how it does this. In the intermediary matrix noted  $M_{INT}$  it's shown the forming mode of the rows for the new internal states  $z_{11}$  and  $z_{21}$ .

$$z_{1} \rightarrow \begin{cases} z_{10} \\ z_{11} \end{cases} \qquad z_{2} \rightarrow \begin{cases} z_{20} \\ z_{21} \end{cases} \qquad z_{3}$$

$$\uparrow \qquad \uparrow \qquad \uparrow$$

$$z_{1} \rightarrow \begin{vmatrix} - & \begin{pmatrix} x_{0} \\ y_{0} \end{pmatrix} & \frac{x_{2}}{y_{0}} \\ \vdots \\ z_{3} \rightarrow \begin{vmatrix} x_{0} \\ y_{1} \end{pmatrix} & \frac{x_{1}}{y_{1}} & \frac{x_{3}}{y_{0}} \end{vmatrix} = M$$





# **IV. CONCLUSIONS**

The Mealy in Moore conversion algorithm, proposed in this article, is, just manually, easier handled for automatons with a great number of internal states and is based on a siple mathematical demonstration. This algorithm simplifies logical synthesis of an sequantial automaton witch can be realised with programmable logic arrays or relays.

## REFERENCES

[1] I. Muntean, "Sinteza automatelor finite", Editura Tehnică, București, 1977.

[2] R. Dobrescu, Th. Borangiu, "Automate programabile", Editura Academiei , București, 1986.

[3] Alioșa Hrițcu, "Metoda matricială de transformare a unui automat Mealy într-un automat Moore echivalent", Cerere brevet de invenție Nr.A-01043/2003, Oficiul de Stat pentru Invenții și Mărci, România.

Tom 51(65), Fascicola 1, 2006

# The Micropower Translinear Network Implementation of Rational Approximated Functions

Elena Doicaru<sup>1</sup>

Abstract – In this paper are presented several translinear topologies suitable for static and dynamic analog signal processing at very low supply voltage. The one variable objective functions, firstly are rational approximated, then are decomposed in continued fractions and finally implemented with CMOS translinear networks. Such implementation is preferred in application that required small errors of signal processing.

Keywords: analog signal processing circuits, translinear circuits, CMOS integrated circuits, low power and low voltage circuits.

## I. INTRODUCTION

Nonlinear objective-functions are widely applied in practical VLSI electronic systems and there are many cases in which the translinear networks are the best solutions of implementation of these. The synthesis of nonlinear networks is a heavy task. However a systematic procedure for the synthesis of translinear circuits was developed by Evert Seevinck [5]. The proposed synthesis method consists in three parts: objective-function approximation, approximatefunction decomposition and realization of translinear network for the function obtained after decomposition. Using at starting point the Seevinck synthesis method in period 1999-2003 I have developed the algorithms and I have realized a few programs in C++ code which permit the automatic synthesis of translinear circuits but only whit bipolar transistors, named TLSS, [1], [2], [3].

In practical CMOS VLSI mixal signal electronic systems the power supply voltage continues to scale down. Future analog circuits will have to operate successfully at supply voltages slightly higher than the MOS threshold voltage. The suitable topologies for signal processing at such low values of supply voltages are the translinear circuits because are operating in current domain and in this way the very small voltage swings are avoided. The MOS transistors have exponential current-voltage characteristics in weak inversion (or sub-threshold) region. Therefore in these circuits the MOS transistors will operate in this region. The main problems of this operating region are the relatively low speed capability and inferior matching. But these problems are relatively solved in sub-micron technology.

In this paper are presented several CMOS translinear topologies that implement one variable objective functions, rational approximated and decomposed in continued fractions. Such functions processing leads to implementations with small errors and relatively small number of devices.

### II. THE MOS TRANSISTORS IN WEAK INVERSION

In above section was argued that the MOS transistor in low-voltage translinear circuits will operate in weak inversion. It is well known the general expression of drain current of MOS transistor:

$$I_D = \beta \cdot \int_{V_S}^{V_D} \left( -\frac{Q_i}{C_{ox}} \right) \cdot \mathrm{d}V \tag{1}$$

with

$$\beta = \mu \cdot C_{ox} \cdot \left( W / L \right) \tag{2}$$

where

*W*, *L* width, length of the channel;

 $C_{ox}$  gate capacitance per unit area;

 $\mu$  charge carrier mobility;

 $Q_i$  induced mobile charge in channel;

 $V_{D}$ ,  $V_{S}$  drain, source voltages referred to the local substrate;

V channel potential.

This expression may be decomposed into:

$$I_D = \beta \cdot \int_{V_S}^{\infty} \left( -\frac{Q_i}{C_{ox}} \right) \cdot dV - \beta \cdot \int_{V_D}^{\infty} \left( -\frac{Q_i}{C_{ox}} \right) \cdot dV =$$
(3)  
=  $I_F - I_R$ 

<sup>&</sup>lt;sup>1</sup> Facultatea de Automatică, Calculatoare și Electronică, Catedra de Electronică și

Inatrumentație, Bd. Decebal Nr. 107, 200440 Craiova, e-mail dmilena@electronics.ucv.ro

where  $I_F$  is called forward current (controlled by source voltage  $V_S$ ) and  $I_R$  is called reverse current (controlled by drain voltage  $V_D$ ). In weak inversion we have [4]:

 $Q_i / C_{ox} \sim \exp\left(\frac{V_P - V}{V_T}\right)$  (4)

where

- $V_P$  pinchoff voltage which is a nonlinear function of gate voltage  $V_G$  and represents the body effect;
- $V_T$  thermal voltage ( $k \cdot T / q$ ).

Thus we have the following proportionality

$$I_F \sim \beta \cdot \exp\left(\frac{V_P - V_S}{V_T}\right)$$

$$I_R \sim \beta \cdot \exp\left(\frac{V_P - V_D}{V_T}\right)$$
(5)

and the drain current has the expression

$$I_D = I_S \cdot \exp\left(\frac{V_P}{V_T}\right) \cdot \left[\exp\left(-\frac{V_S}{V_T}\right) - \exp\left(-\frac{V_D}{V_T}\right)\right] (6)$$

or in terms of  $V_{GS}$  and  $V_{GD}$  as follows

$$I_D = I_S \exp\left(\frac{V_P - V_G}{V_T}\right) \cdot \left[\exp\left(\frac{V_{GS}}{V_T}\right) - \exp\left(\frac{V_{GD}}{V_T}\right)\right] (7)$$

where  $I_S$  is specific current (limit of weak inversion). The specific current is proportional to W/L, follows explicitly shown:

$$I_{S} \cdot \exp\left(\frac{V_{P} - V_{G}}{V_{T}}\right) = \frac{W}{L} \cdot I_{\Diamond}(V_{G})$$
(8)

with  $I_{\diamond}(V_G)$  the zero-bias  $(V_{GS} = 0)$  current for a square transistor, which represents the body effect. So, the forward and reverse currents become:

$$I_F = \frac{W}{L} \cdot I_{\diamond}(V_G) \cdot \exp\left(\frac{V_{GS}}{V_T}\right)$$

$$I_R = \frac{W}{L} \cdot I_{\diamond}(V_G) \cdot \exp\left(\frac{V_{DS}}{V_T}\right)$$
(9)

If  $I_R \ll I_F$ , then the MOS transistor is saturated, otherwise the MOS transistor is non-saturated. In figure 1.a are shown the two operation regions for weak inversion, which are defined by the ratios  $I_D / I_F$  and  $V_{DS} / V_T$  [8].

Therefore, each of the drain current components (expressed by (9)) of a non-saturated transistor may be relate to an equivalent saturated transistor with gate-source voltage  $V_{GS}$  and  $V_{GD}$  respectively and the non-saturated transistor may be decomposed into two identical saturated transistors connected anti-parallel [9]. This is symbolically shown in figure 1.b. The transistor that corresponds to reverse current component is shown in dashed line, and represents the effect of the non-saturated operation of the real transistor.

# III. THE CMOS TRANSLINEAR IMPLEMENTATION OF RATIONAL APPROXIMATED OBJECTIVE FUNCTIONS

The objective-functions are first normalized, so that theirs variables to take values only in interval [-1, 1]. Then the one variable normalizes functions are approximated by using *Padé approximation* or *Chebyshev rational approximation* so that the maximum relative error of approximation to be  $0.01\% \div 0.1\%$ . Finally, it is changed the *x* variable of the rational function in auxiliary variable y = y(x) so that y > 0,  $\forall x \in [-1;1]$ .

The result of these processes must be manipulated into products of linear terms in the input and output variables. These linear terms have real coefficients and they must always remain positive for all combinations of input variable values. In conformity with decomposition algorithm developed by me and presented in [3], the general final form of continued fraction that incorporate all cases that can be encountered in the decomposition process is:

$$f_{ar}(y) = h_0 + \frac{g_1}{h_1 + \frac{g_2}{h_2 + \frac{g_3}{h_3 + \dots - \frac{g_q}{h_{q-1} + \frac{g_q}{h_q}}}}$$
(10)



Figure 1. a) The operation regions in weak inversion of the MOS transistor; b) Non-saturated MOS transistor equivalent to two saturated transistors connected anti-parallel.

The significance of used function  $g_i$  and  $h_i$  in (10) in function of encountered cases is presented by fallow expressions:

$$h_{0} = \begin{cases} 0 & \text{when the domination } f_{ar} \text{ is positive} \\ \text{or real roots of domination reaction } placed \\ \text{in the range of y variation} \\ \frac{b_{0}}{c_{00}} - p_{0} \cdot y; \ p_{1} \div p_{q-1} = 0 \\ g_{i} = \begin{cases} c_{10}^{\prime} \cdot y^{i_{1}} & \text{when } h_{0} = 0, \ i = 1 \\ c_{i0} \cdot y^{1+i_{i}} & \text{when } p_{0} \neq 0 \\ c_{i0}^{\prime} \cdot y^{i_{i+1}} & \text{when } p_{0} \neq 0 \\ c_{i0}^{\prime} \cdot y^{i_{i+1}} & \text{when } h_{0} = 0 \end{cases} \begin{cases} i = 1 \div q \\ i = 1 \div q \\ a_{i-1}c_{i-1,0} - p_{i}y^{2} & \text{when } p_{i} \neq 0 \\ p_{i+1} \div p_{q-1} = 0 \end{cases} \\ h_{q} = \begin{cases} c_{q-1,0}^{*} + c_{q-1,1}^{*} \cdot y & \text{when } \exists p_{i} \neq 0 \\ c_{q-1,0}^{\prime} & \text{when } \forall p_{i} = 0 \\ c_{q-1,0}^{\prime} & \text{when } \forall p_{i} = 0 \end{cases} \\ c_{q-1,0}^{*} \cdot c_{q-2,j+1}^{*} - c_{q-3,0}^{*} \cdot c_{q-2,j+1}^{*} & \text{for } q \text{ even} \\ c_{q-1,0}^{*} \cdot c_{q-2,j+1}^{*} - c_{q-2,0}^{*} \cdot c_{q-1,j+1}^{*} & \text{for } q \text{ odd} \\ a_{i} = \begin{cases} 1 & \text{when the denominato} \\ c_{i0}^{\prime} + c_{i1}^{\prime} \cdot y + c_{i2}^{\prime} \cdot y^{2} + \dots + c_{in}^{\prime} \cdot y^{\prime i} \\ \text{is positiv in the variation range of } y (11) \\ < 0, \ a_{i} \in \mathbb{Z} \end{cases}$$

For the one variable function decomposed in the general form (10) the following set of equations must be implemented:

$$\begin{cases} g_{q} = g_{q}^{\prime} \cdot g_{q}^{\prime \prime} \\ z_{q} \cdot h_{q} = g_{q}^{\prime} \cdot g_{q}^{\prime \prime} \\ \dots \\ (z_{i} + h_{i-1}) \cdot z_{i-1} = g_{i-1}^{\prime} \cdot g_{i-1}^{\prime \prime}; \quad i = 2, \dots, q \quad (12) \\ g_{i-1} = g_{i-1}^{\prime} \cdot g_{i-1}^{\prime \prime} \\ \dots \\ z = f_{ar}(y) = h_{0} + z_{1} \end{cases}$$

These equations can be easily implemented using the expandable generic network presented in figure 1.a. It is very easy to see that in this network, all transistors, except  $T_{i8}$  and  $T_{i10}$  transistors of the current sources, are saturated,  $I_R \ll I_F$  and therefore to good approximation we have:

$$I_{Dij} = I_{Fij} = \frac{W_{ij}}{L_{ij}} \cdot I_{\Diamond} \left( V_{Gij} \right) \cdot \exp \left( \frac{V_{GSij}}{V_T} \right)$$
(13)  
$$i = \overline{1, q}, \ j = \overline{1, 9} \ j \neq 8$$

For a minimum supply voltage, the current-source transistors  $T_{i8}$  and  $T_{i10}$  will be non-saturated. Therefore, in accordance with decomposition

technique described in section two (see figure 1.b.), the fictitious transistors  $T_{i8}^{\prime}$  and  $T_{i10}^{\prime}$  are added in order to account the non-saturation of these transistors (see figure 2.b). From those presented in previous section, it follows that all shown network transistors can now be regarded as saturated. The section i of proposed network are three translinear loops:  $T_{i1} - T_{i6}$ , next  $T_{i3}$ ,  $T_{i5}$ ,  $T_{i7}$  and  $T_{i8}^{\prime}$  and finally  $T_{i4}$ ,  $T_{i6}$ ,  $T_{i9}$  and  $T_{i10}^{\prime}$ , which are immune from the body effect. Assuming equal-sized transistors for the translinear loops and applying the Kirchoff low to those it is obtained the following expressions:

$$V_{GS_{i1}} + V_{GS_{i3}} + V_{GS_{i6}} = V_{GS_{i2}} + V_{GS_{i4}} + V_{GS_{i5}}$$

$$V_{GS_{i3}} + V_{GS_{i8}}^{/} = V_{GS_{i5}} + V_{GS_{i7}}$$

$$V_{GS_{i4}} + V_{GS_{i10}}^{/} = V_{GS_{i6}} + V_{GS_{i9}}$$
(14)

It can see that the oppositely connected transistor pairs  $T_{i1} - T_{i2}$ ,  $T_{i3} - T_{i5}$ ,  $T_{i4} - T_{i6}$ ,  $T_{i7} - T'_{i8}$  and  $T_{i9} - T'_{i10}$  have the same gate voltage:

$$V_{G_{i1}} = V_{G_{i2}}; V_{G_{i3}} = V_{G_{i5}}; V_{G_{i4}} = V_{G_{i6}}$$
  
$$V_{G_{i7}} = V_{G_{i8}}'; V_{G_{i9}} = V_{G_{i10}}'$$
(15)

It is follows that

$$I_{\diamond}(V_{Gi1}) = I_{\diamond}(V_{Gi2}); \ I_{\diamond}(V_{Gi3}) = I_{\diamond}(V_{Gi5})$$

$$I_{\diamond}(V_{Gi4}) = I_{\diamond}(V_{Gi6})$$

$$I_{\diamond}(V_{Gi7}) = I_{\diamond}(V_{Gi8}'); \ I_{\diamond}(V_{Gi9}) = I_{\diamond}(V_{Gi10}')$$
(16)

and the equation (14) becomes a classical translinear relationship independent of the body effect:

• for the first loop

$$\left(g_{i}^{\prime}+I_{0i}\right)\cdot I_{Di1}\cdot I_{0i}=I_{0i}\cdot I_{Di2}\cdot \left(z_{i}+I_{0i}\right) \quad (17)$$

• for the second loop

$$\left(g_{i}^{\prime\prime}+I_{0i}\right)\cdot I_{0i}=\left(g_{i}^{\prime}+I_{0i}\right)\cdot I_{Di8}^{\prime}$$
(18)

with

$$I_{Di8}^{\prime} = g_i^{\prime\prime} + I_{0i} - I_{0i} - I_{Di1} = g_i^{\prime\prime} - I_{Di1} .$$
<sup>(19)</sup>

for third loop

$$I_{0i} \cdot (h_i + z_{i+1} + I_{0i}) = I_{Di10}^{/} \cdot (z_i + I_{0i})$$
(20)

with

$$I_{Di10}^{\prime} = h_i + I_{0i} - I_{Di2} - I_{0i} = h_i - I_{Di2} .$$
(21)

Eliminating  $I_{Di1}$  and  $I_{Di2}$  yields:

$$(z_{i+1} + h_i) \cdot z_i = g_i' \cdot g_i''$$
(22)





Figure 2.a. The CMOS translinear expandable generic network that implements the one variable rational approximated objective functions; b. The i section of generic network.

The expressions for the drain currents of transistors  $T_{i1} \mbox{ and } T_{i2} \mbox{ are:}$ 

$$I_{Di1} = \frac{g'_i \cdot g''_i - I_{0i}^2}{g'_i + I_{0i}}$$

$$I_{Di2} = \frac{g'_i \cdot g''_i - I_{0i}^2}{z_i + I_{0i}}$$
(23)

and relive that

$$\min \left| g_i' \cdot g_i'' \right| > I_{0i}^2 \tag{24}$$

for a well operating of network.

The supplementary networks used for implementation of  $h_i$  functions and  $g_i''$  functions are presented in figures 2 and 3. The analisys for this networks is similary with those maked for the section i of general network. In conformity with these analisys it is obtained:

• for the  $h_i$  network

$$|p_i|^{-1} \cdot (a_{i-1} \cdot c_{i-1,0} - h_i) = y \cdot y$$
  

$$h_i = a_{i-1} \cdot c_{i-1,0} - |p_i| \cdot y^2$$
(25)

• for the g<sub>i</sub> network

$$\begin{aligned} |c_{i0}|^{-1} \cdot g_i &= y \cdot y^{i_i} \\ g_i &= |c_{i0}| \cdot y^{1+i_i} \end{aligned} \tag{26}$$

Must mentioned that in the case of the  $g_i$  network, in function of values of i,  $h_0$  and  $p_0$ , we have different forms for the network. So, when  $h_0=0$  and i=1 the network presented in figure 3 will be easy changed:  $c'_{i0}$  instead of  $c_{i0}$ ,  $y^{i_1-1}$  instead of  $y^{i_1}$ . When  $h_0=0$ and  $i \neq 1$  then  $c_{i0}$  will be changed with  $c'_{i0} = a_{i-1} \cdot c_{i0}$ . The functions  $y^{i_i}$  are obtained using similar topology with those presented in figure 3, but instead of  $|c_{i0}|^{-1}$  will be 1 and instead of  $y^{i_i}$  will be  $y^{i_i-1}$ . Similarly will be obtained the  $y^{i_i-1}$  as is suggested in figure 3 by quadripoles  $N_{i_i}$ .



Figure 2. The network that implements the h<sub>i</sub> functions



Figure 3. The networks that implement the g<sub>i</sub> functions.

The network for changing the sign in conformity with  $a_I$  is, in MOS technology, a simple current mirror and for that she wasn't presented.

We must pointed that the current-mode signals are natural for translinear circuits, but in the real-word systems voltage-signals are generally used and therefore voltage-current interfacing will be needed in practice.

# **IV. CONCLUSION**

The suitable topologies for signal processing at very low values of supply voltages are the translinear circuits because are operating in current domain and in this way the very small voltage swings are avoided. In this paper are presented several translinear topologies suitable for static and dynamic analog signal processing in mixed-signal chips fabricated in digital CMOS technology and operated at very low supply voltage. First, it is presented the expandable generic translinear network that is implementing the rational approximated one variable functions that are continue in entire definition domain. The minimum value of supply voltage required for this circuit is given by the sum of the MOS transistor threshold voltage and the drain-source saturation voltages of current sources. Next it is presented the  $g_i$  and  $h_i$ networks used for obtaining the necessary signals for expandable network. Like expandable network, these can operate at minimum value of supply voltage. Since the value of the supply voltage is low and the require of translinear principle to have a exponential I-V characteristic, the all transistors of these networks will operated in weak inversion. Therefore, bandwidth will be limited and the circuits will be sensitive to the threshold voltage matching.

For the previous presented networks will be developed algorithms so those to be integrated to the TLSS synthesis program. The TLSS is a program in C++ code, realized by me in period 1999-2000, which

permits the automatic synthesis of translinear circuits. Also, will be studied the bandwidth, noise and errors due to transistors mismatching and will try to correct them.

#### REFERENCES

[1] E. Doicaru, "TLSS: A Structural Synthesis Program for the Translinear Integrated Circuits", *Proceedings of the*  $6^{th}$  *International Conference Mixed Design of Integrated Circuits and Systems*, Krakow, 1999, pp. 405-409.

[2] E. Doicaru, Contribuții la sinteza structuralá a circuitelor analogice, tezá de doctorat, Bucuresti, 2000.

[3] E. Doicaru, "Continued fractions decomposition algorithm used for computer aided synthesis of translinear circuits", *Buletinul Institutului Politehnic Iasi*, Tom XLVIII (LII), Fascicula 5B, 2002, pp.215-220.

[4] C.C. Enz, F. Krummenacher and E. Vittoz, "An analytical MOS transistor model valid in all regions of operation and dedicated to low-voltage and low-current applications", *IEEE Journal of Analog Integrated Circuits Signal Processing*, Volume 8, 1995, pp 83-114.
[5] E. Seevinck, *Synthesis of TL Networks, Analysis and Synthesis*

of Translinear Integrated Circuits, Elsevier, Amsterdam, 1988

[6] E. Seevinck, E. Vittoz, M. Plessis, T. Joubert and W. Beetge, "CMOS Translinear Circuits for Minimun Supply Voltage", *IEEE Trans. Circuits Systems I*, Volume no 46, pp. 607-616

[7] T. Serrano-Gotarredona, B. Linares-Barranco and A.G. Andreou, "A general translinear principle for subthreshold MOS transistors", IEEE Trans. On Circuits Systems II: Analog and Digital Signal Processing, Volume no 47, no. 12, 1999, pp 1560-1564.

[8] E. Vittoz, "Micropower techniques", *Design of VLSI Circuits for Telecommunication and Signal Processing*, Prentice Hall, 1994.
[9] E. Vittoz and J Fellrath, "CMOS analog integrated circuits based on weak inversion operation", *IEEE Journal of Solid-State Circuits*, Volume SC-12, 1997, pp 224-231.

# Tom 51(65), Fascicola 1, 2006

# A New Approach to Higher Education

Popo Rodion<sup>1</sup>

Abstract – The traditional form of the maximum Russian higher education consists in a certain sequence of lecturing, carrying out practical and laboratory researches during a semester which comes to an end with offsets and examinations. This paper describes a few issues in the Russian higher education. It also proposes a solution to its crisis.

Keywords: higher education.

# I. CYCLIC STUDIES

The traditional form of the highest Russian higher education consists in a specific sequence of reading lectures, carrying out practical and laboratory training during the semester, which concludes with tests and examinations. This form of instruction has a number of deficiencies.

First, a mixture is formed in the students mind from the information gathered at different courses during the days of a week. If the obtained information ("written down in memory") does not fortify itself by its realization for lack of time, then it is forgotten ("is erased"). Secondly, during test and examination sessions it is not possible for that brief time interval to realize studies even when desired.

Therefore for the more effective mastering expedient it would be to divide them into the cycles, during when 1-2 weeks is studied each day not more than 2-3 objects (for example, physics + philosophy + physical training). The student daily "bathes" in these objects, which makes it possible to master them better (in medical Institutes of Higher Education this form of instruction it has been used for a long time).

This form of training requires more professional and physical preparation of teachers; in the interruption between the cycles the instructors can be occupied by preparation for the following cycle, systematic and scientific work. This form of instruction makes it necessary for teachers and students to work more intensively.

This is more convenient for those students who have temporary financial difficulties and have to make extra earnings (at present many students are compelled to work because of the smallness of allowance).

# II. COMPUTER TECHNOLOGY

Together with the "cyclic" form of training, it is necessary to leave the former, and to apply much more the computer technology, which makes it possible to considerably decrease routine works and to accelerate the study of curricula.

The teacher should be assisted by training programs, and electronic versions of the studied courses. Programs for courses should be adapted not only to the current standards, but also to today's needs.

# III. THE INTERNET

The more claimed at present in the presence Internet is the external-studies department (but it does not save from the army), which makes it possible to individualize educational process, to be adapted to changing living conditions. With the presence of external-studies department (to correspondence form of education) the "evening form" of instruction will be gradually reduced naturally.

# IV. INTERNATIONAL STANDARDS IN EDUCATION

Upon transition to the international standards of education, on the form (bachelor, master, doctoral studies) is possible, but the education programs must change considerably slower. Yes, even excessively late completion of high school (with the inoculated sexual freedom) is the negative factor of western instruction. Probably, it is necessary to give freedom of choice in the instruction to each licensed university, which should confer a rank of experts on specialties of training, to confer scientific degrees and ranks. It is possible to welcome only a reduction of a significant amount of officials from education and sciences which use service positions in the mercenary purposes under good intentions.

The scientific degree should be one (as in the Westdoctor of sciences), but the requirements for its awarding must be higher than during awarding of Candidate of Sciences, and should be determined by the concrete university. For eliminating the conflict situations at the Minister of Science and Education

<sup>&</sup>lt;sup>1</sup> Moscow state institute of radio engineering, electronics and automation (technical university) MIREA, Vernadskogo, 78, 119445 Moscow, Russia, e-mail: poporodion@mtu-net.ru

there should be the commission, which can solve the problem of protection, after directed it into another university. Red tape should be shown to a minimum. The concrete university should assign the wage and the grant funds, without having to worry about tomorrow. The wage of the minister and professors must not differ by an order or more, and to be in the reasonable limits.

### V. CONCLUSIONS

At present science and education are not supported properly by the state (the intelligence has not even received an opportunity to privatize a building in which he/she worked unlike trade workers, etc). Low wages of teachers (on the average below the wage of the cleaning woman sometimes), low grant funds lead to destruction of a science and education system. Many students formally spend 5 to 6 years in the universities and formally present degree projects, thus being "rescued" from the obligation to be a soldier in the army. The majority of parents do not have the financial possibility to feed and dress properly their children who are compelled to work in parallel with study during school hours (are especially demanded those students who have skills of work on computers, programmers). And in such situation, created by the state, is it possible to conduct conversations on moral foundations?!

It is necessary to make responsible, first of all, the state which has created conditions for trade in diplomas, by certificates in transitions of the underground open (which too act from hands of officials from the ministry of science and education). Thus, the basic moments are:

1) the traditional form of instruction, the instruction

- in "cycles", the external-studies department;
- 2) the independence of universities;

3) the transition to the education of bachelors, masters, doctoral candidates;

4) the transition to a uniform scientific degree of Doctor of Sciences of concrete university;

5) the reduction of officials from the science and the education minister.

#### REFERENCES

[1] R. Popo, "The New Approach to Higher Education," Symposium, UNESCO, 25.06-03.07.2005, Moscow, Russia, pp.407-409.

[2] R. Popo, "Feasible Approach to Higher Education," Conference MIREA, Moscow, Russia, 18.05.2006

Tom 51(65), Fascicola 1, 2006

# Preconditioning Circuit for Electrical Power System Disturbances Measurement

Ciprian Dughir<sup>1</sup>, Gabriel Gășpăresc<sup>2</sup>

Abstract – This paper is focused on how to reduce the amplitude of electrical disturbances which appears in the electrical power systems to a low voltage supported by the acquisition boards, without loosing any important disturbances. Is well known the fact that the maximum input voltage of the most popular acquisition boards is about  $\pm 10$ V. The disturbances may heave 10kV amplitude, and if we simply divide the input voltage by 1000 to reduce the 10kV to 10V, the main power system voltage (220V) will be reduced to 0.22V which is too low to obtain a sufficient accuracy in the measurement process, counting that the most of the disturbances have amplitudes in the area of 0-100V.

Keywords: power system, disturbance, voltage divisor, nonlinear

# I. INTRODUCTION

The power quality study involves an important step, i.e., monitoring the actual voltage and current waveforms, classifies these waveforms and displays them when certain thresholds are exceeded. These waveforms exhibit certain distinguishing characteristics and can be identified to belong to a certain waveform class. The classification scheme has to be robust and accurate to handle the noisy data collected from the transmission or distribution networks.

The main problem in the electrical power systems is monitoring and detecting of disturbances. Because of the multitudes of types the disturbances are, each disturbances with her specificity, it is difficult to detect and capture such types of disturbances. The common types of disturbances are that can produce little variations of the power system voltage around 220V. Another type of disturbances is the disturbances with amplitudes between 500V and 2kV, and last one with amplitudes over 2kV, disturbances which occurs very rare.

# II. THE METHOD PROPOSED

The method proposed in this paper is focused on how to divide the input voltage to a value that complies with the acquisition board, without losing any type of disturbances. This method consists in the use of a functional transformer [4][5] with the transfer function presented in figure 2. Because most of the disturbances present smaller variations around 220V, the first cut point is set to 500V to preserve sufficient the amplitude of the output signal. Very small disturbances around the 220V can be now analyzed. The second segment is from 0.5kV to 2kV where is to found the disturbances which occur more rarely then the first class, and the last segment represent the signal.

After the acquisition process, the signal is processed for detecting the disturbances, and if the algorithm found any disturbances, the signal is reverted to the original shape and then recorded to a file to be analyzed or viewed later [5][6].



The functional transformer uses a operational amplifier with very low bias current because the value of the input resistor  $R_{in}$ . If the value of  $R_{in}$  increases, the voltage on that resistor increases. This voltage must be insignificant in rapport with the input signal. If the input resistance decreases, the value of  $R_2$  and  $R_4$  becomes comparable with the conduction resistance of the diode  $D_2$  and  $D_4$ . For this purpose was chosen the AD8616 operational amplifier produced by Analog Devices. This OA has an input bias current of 200 fA..

<sup>&</sup>lt;sup>1</sup> Facultatea de Electronică și Telecomunicații, Departamentul

Măsurări și Electronică Optică Bd. V. Pârvan Nr. 2, 300223 Timișoara, e-mail ciprian.dughir@etc.upt.ro

<sup>&</sup>lt;sup>2</sup> Facultatea de Electronică și Telecomunicații, Departamentul

Măsurări și Electronică Optică Bd. V. Pârvan Nr. 2, 300223 Timișoara, e-mail gabriel.gasparesc@etc.upt.ro



Fig. 2. The transfer function of the circuit

The schematic diagram of the functional transformer is presented in fig. 3. This is a classical functional transformer with diodes.



Fig. 3. Circuit schematic

The value of the input resistance  $R_{in}$  was chosen after multiples calculus and simulations to be  $1M\Omega$ . Starting from this values has been computed the values for the other resistors in the circuit. The first voltage divider consisting in  $R_{in}$  and  $R_0$  must realize the first segment of the transfer function. If the input voltage exceeds the value of 500V, the diode  $D_1$ begins to conduct and the resistor  $R_I$  is introduced in the circuit. The result is that the resistor  $R_I$  is now in parallel with resistor  $R_0$  and the division ratio of the voltage divider is considerably higher then in the first case. If the input voltage is higher than 2kV, the diode  $D_1$  is still conducting and the diode  $D_2$  begins to conduct. In this case, the resistor  $R_0$  is in parallel with  $R_1$  and  $R_2$ . The division ratio is in this case bigger then the second case, end very big comparing to the first case. The resistances  $R_0$ ,  $R_1$  and  $R_2$  is controlling the input voltage breakpoints, and the resistors  $R_0$ ,  $R_1$  and  $R_2$  is controlling the output voltage breakpoints. For the case presented here, it is possible to calculate the points of the transfer function, by determining the slope of each segment.

$$a_{k} = \frac{U_{out_{k+1}} - U_{out_{k}}}{U_{in_{k+1}} - U_{in_{k}}}$$
(1)

After each slope is calculated, next is to calculate the division ratio of each divider, and the values of resistances composing the divider with relation (2).

$$R_0 = a_0 \cdot R_{in}$$

$$R_{ech1} = a_1 \cdot R_{in}, \quad R_{ech1} = R_0 \parallel R_1 \quad (2)$$

$$R_{ech2} = a_2 \cdot R_{in}, \quad R_{ech2} = R_0 \parallel R_1 \parallel R_2$$

The last step in the projecting of the circuit is to establish the breakpoints of the output voltage.

$$R'_{1} = R_{1} \frac{V_{D1} - E}{V_{Out1} - V_{D1}}$$

$$R'_{2} = R_{2} \frac{V_{D1} - E}{V_{Out2} - V_{D1}}$$
(3)

#### **III. EXPERIMENTAL RESULTS**

The circuit was simulated in PSpice using the model provided especially for AD8616 by Analog Devices. The results are very close to the projecting data. The figure 4 shows the transfer characteristic of the circuit.



One thing that is interesting is the error on the breakpoints. Serious contributions to these types of error have the internal resistance of the diodes used, and the forward voltage drop of the diodes. This is a disadvantage of this kind of voltage divider.



As it can be seen in the figure 5, the ideal breakpoint (marked with dashed lines) is exactly at 500V and 5V. The real characteristic has a rounding error due to the fact that the diodes don't enter in the conductive state instantaneously. This error has a quantum of 1% from the output voltage.



On the second breakpoint the error is significantly higher because of propagation from the first breakpoint. In plus, here is another error due to the fact that in the calculus of  $R_1$  has been made some approximations about the forward drop voltage of the diode D2. The maximum error at this breakpoint is 1.5%.

In the last case, the error at 10kV is 0.2%. This error is made by the approximation of the value of diode  $D_2$ conducting resistance, since its value is comparable with resistor  $R_2$ . To minimize this error the value of  $R_2$ must be 5-10 times bigger than conducting resistance of diode  $D_2$ . But this is not possible, because increasing the value of  $R_2$  will increase the value of the resistor  $R_{in}$  which is not a good idea as mentioned earlier in this paper.



Fig. 7. Errors at 10kV

A parameter who might keep in count is the temperature. The temperature can modify the internal resistance and the forward drop voltage of the diodes. The influence of the temperature is shown in the figures below for each breakpoint.



The temperature can modify the internal resistance and the opening voltage of the diodes, raising the error of the circuit.





It can be seen that the higher the temperature, the

higher is the error.

These variations of the output voltage with temperature must be eliminated.





To see how the circuit works, at the input was applied a triangular signal because with this shape is more easy to observe how the circuit work. The triangular shape heaves a linear variation, suitable to observe any nonlinearity on the output signal.

The triangular signal has 1 kHz frequency and amplitude of 10kV. At the output of the circuit, the signal presents the 2 breakpoints at 5V and at 8V.

The output signal from the circuit is software recovered to the initial amplitude. In the figure 12 is shown both the input and recovered signal. The recovered signal has not the same shape with the input signal because of the errors on the first and second breakpoints. These errors can be software minimized. The triangular shape can be used in the process of minimizing these errors. The idea is to apply at the input of the circuit a triangular signal and to determine each error and her sign for discrete values of the input voltage. Then, with this values, can be made an interpolation to establish the shape of the variation of the errors.



Fig. 12. Software recovered signal

The spectral analysis of the input and recovered signal show a significant modification in the recovered signal spectrum, especially the apparition of the second order harmonics.



Fig. 13. FFT of the input and recovered signal

Because the triangular signal is rarely present in practical conditions, we are chose two types of signals more present in practical conditions: the spike and the damped oscillatory wave.

Most high amplitude disturbances in the electrical power system heave a spike shape.



Fig. 14. Spike signal

The spike disturbances are an extremely high and nearly instantaneous increase in voltage with a very short duration measured in microseconds. Spikes are often caused by lightning or by events such as power coming back on after an outage. In the figure 14 is represented a spike input signal and the signal at the output of the circuit.

The signal from the output of the circuit is applied to the recovery block resulting in a signal with the shape verry similar to the shape of the input signal. The error is due to the breakpoints of the transfer characteristic of the circuit. It can be observed in the figure 15 that at 2kV the error heaves an important value (25%), because of propagation of the error from the first breakpoint. At 500V the error is smaller (about 15%), but unfortunately this error amplifies the error at the second breakpoint.



Fig. 15. Biexponential signal applied at the input and the recovered signal



At the 10kV, the recovered signal is smaller than the input signal, at this point the error is about 5%.

Fig. 16. Spectrum of the spike input and recovered signal

To minimize this errors, it can be observed that if to the output signal is applied a constant voltage, the error can be reduced at about 10%.

In the spectrum of the recovered signal can be observed an increased number of high frequency harmonics. This harmonics is generated by the circuit transfer function around the 2kV breakpoint. The transition around the 2kV is not smooth, which generate the high frequency harmonics.

Another type of disturbances is the sag disturbances. Sag is defined as a short duration drop in voltage. The amplitude of the electrical power system decreases to 0.9 of their nominal value, but this is not always done instantaneously. Such type of disturbances is presented in the figure 17.



Fig. 17. Damped oscillatory wave

Basically, this disturbance consists in a sine wave with the amplitude varying over an exponential shape. With continuous line is plotted the input signal, and with dotted line is plotted the signal at the output of the circuit.



Fig. 18. Damped oscillatory wave at the input of the circuit and after the software recovery

The signal of the output of the circuit is applied to the recovery block to reconstruct its original shape. The differences between the input and the recovered signal are relatively small, the maximum errors being 10%. In this case, the error at 2kV is smaller than the case of the spike. In the figure 19 is represented the

relative errors at the peaks of the damped oscillatory wave.



Fig. 19. The relative errors of the maximum amplitude of damped oscillatory wave after the software recovery

Around the value of 10kV the errors are negatives and their values are under 10%, being smaller around 6kV and increasing again when the amplitude of the signal becomes around 2kV. The bigger value of the errors for smaller amplitudes of the signal is not an inconvenient. It can be observed that the errors for the positive and negative side of the signal are not the same value and sign. This is caused by the diodes on the positive and negative side of the functional transformer, diodes which don't heave the same conductive resistance and the forward drop voltage. To prevent this, the diodes must be carefully selected. Like in the other cases, the spectrum of the recovered signal presents high frequency harmonics.

This harmonics is produced, like in the cases above, by the breakpoints of the circuit and it is necessarily to reduce their amplitude.



Fig. 20. Spectrum of the damped oscillatory wave

# **IV. CONCLUSIONS**

Analyzing an important parameter of the signal, the power of the input and recovered signal, it has been observed that the relative error of the power of the triangular output signal is 6%, so the power of the output signal is 0.06 times bigger than the input signal power. For the spike signal, the relative error of the power of the signal is 1.86%, and for the dumped oscillatory wave, this error is -6.1%.

For the spike signal we observed that the rise time of the recovered signal is decreased with about 10% from the input signal, and the time at half amplitude is increased with 11% from the input signal.

To maintain the accuracy of the output voltage the circuit must be compensated with the temperature. A maximum error value of 5% is satisfactory for the goal proposed. To maintain the error at this point it's necessarily to thermally isolate the circuit. A  $\pm 2$  °C in temperature variations is maximum allowed. To reduce the errors caused by the diodes, it must be known the conductive resistance and the forward drop voltage. The diodes are the elements that generate the biggest error in the circuit. The diodes must be selected carefully to heave the same parameters. The errors at the first and second breakpoint can be software corrected, once their shape is known. For that, the software recovery circuit must heave a self calibration circuit to minimize this type of errors.

Another source of errors is the resistive elements of the circuit like resistors and PCB. All resistances must heave a maximum error of 0.5%.

#### REFERENCES

[1] Ciugudean, Mircea, "Stabilizatoare de tensiune cu circuite integrate liniare", Editura de Vest, Timişoara, 2001

[2] Ciugudean, Mircea, "Proiectarea unor circuite electronice", Editura de Vest, Timişoara, 1993

[3] Ciugudean, Mircea, "Circuite integrate liniare-Aplicații", Editura Facla, Timișoara, 1986

[4] Georges Asch et collaborateurs, "Les capteurs en instrumentation industrielle", Imprimeie Gauthier-Villards, France, septembre 1991.

[5] Ciprian Dughir, "Detecting symmetrical disturbances in electrical power systems", lucrările sesiunii științifice "Doctor Etc 2005", Timișoara, 22 septembrie 2005

[6] Traian Jurca, Ciprian Dughir, "Monitorizarea perturbațiilor din rețeaua de joasă tensiune", lucrările sesiunii științifice "Electroenergetica", Sibiu, noiembrie 2004.

Tom 51(65), Fascicola 1, 2006

# High input, wide output voltage range linear regulators

Valentin-Ioan Maranescu<sup>1</sup>, Cătălin D. Căleanu<sup>1</sup>, Corneliu I. Toma<sup>2</sup>

Abstract – This paper proposes a method to obtain a high input voltage stabilizer by connecting adjustable voltage regulators in series. Wide output voltage range, maintaining maximum current was obtained without secondary breakdown risks. A method to equal distribute the power dissipation on series regulators was proposed leading to an extended equivalent safe operating area.

Keywords: voltage regulator, wide voltage range, safe operating area (SOA), thermal transfer.

### I. INTRODUCTION

Integrated voltage regulators (VR) are common electronic devices present in almost all applications. VR offer constant voltages in conditions of input voltage variations and/or load current variations. Since they were first designed, three pins VR are the most used, due to their good performances and components number of external minimum requirement [1],[2]. Although a large variety of three pins VR exists, with fixed or adjustable output voltages, voltage regulators with inputs over 40V are hard to integrate due secondary breakdown risk of theirs pass element [3],[4],[5]. Adjustable high input stabilizers, with wide output voltage range are demanded for laboratory power supplies applications. A method to extend the input voltage range for a voltage stabilizer is to add an element in series with the voltage regulator input. This element can be a simple wattage resistor, a bipolar transistor or even a voltage regulator. Using a resistor instead of a regulator will have the disadvantage that the voltage drop across it depends on the load current. A minimum load current is required in this case to avoid stress over datasheet maximum input voltage  $V_{IMAX}$  of the regulator. Fig.1. present a solution recommended by producers in theirs datasheets [6]. Connected in series with a preregulation transistor or a voltage regulator is possible to set a fixed voltage drop across output regulator. The line regulation is improved due to the constant input voltage of the output VR set by the preregulator. This solution will increase the input voltage range only with the fixed voltage drop set across the output regulator. The efficiency of this solution is optimum just if the output voltage is fixed or adjustable in a narrow range, in this case, the voltage drop across both regulators can be set almost equal, and the integrated protections [5] will start to work simultaneously. Except the fixed or narrow output voltage range, the equivalent safe operating area (SOA) of the stabilizer will gain just a small improvement, depending on preregulation element SOA. In the case of using a preregulation transistor, no protections to short circuit, overheating, or secondary breakdown will be available for it, requiring supplementary circuitry.

In this paper, we propose a solution to series interconnect two VR in order to increase the maximum input voltage  $V_{IMAX}$  of the stabilizer, and extended in the same time the output voltage range, without to reduce maximum load current, providing an efficient use of theirs SOA in all input and load conditions.



Fig.1. High input voltage range stabilizer using a tracking preregulator

### II. EXTENDED RANGE ADJUSTABLE VOLTAGE REGULATOR

Our proposal to extend to maximum both input and output voltage range of the stabilizer is presented in fig.2. It has the main advantage that keeps both the output VR and input VR with equal voltage drop across in the case of input voltage variations, or load variations. Voltages drop across each regulator are kept equal even when output voltage is adjusted, leading always to equal power dissipations on both VR. Because both input VR and output VR, adjust

<sup>&</sup>lt;sup>1</sup>, Facultatea de Electronică și Telecomunicații, Departamentul Electronică Aplicată

Bd. V. Pârvan nr. 2, Timișoara, 300223 e-mail: valentin.maranescu@etc.upt.ro, catalin.caleanu@etc.upt.ro

<sup>&</sup>lt;sup>2</sup> Facultatea de Electronică și Telecomunicații, Departamentul Comunicații

Bd. V. Pârvan nr. 2, Timişoara, 300223 e-mail: corneliu.toma@etc.upt.ro



Fig.2. High input, high output voltage range - series regulators.

their input to output voltage drop when stabilizer output voltage is adjusted, twice the maximum output range compared with a single VR supply is obtained. This is an advantage compared with solutions using fixed voltage drop across output VR, where the maximum output voltage range is increased just with fixed voltage drop set across output VR, which usually is set with a few volts over minimum voltage drop  $V_{DMIN}$  to keep "cold" the output VR.

To achieve an equalization of the voltage drop across series regulators, the adjusting pin of the preregulator is biased from a resistive divider powered by input to output voltage difference  $V_{IN,OUT}$  of the stabilizer. Neglecting adjusting pin current, the common net voltage  $V_{MID}$  is:

$$V_{MID} = k \cdot V_{IN} + (1 - k) \cdot V_{OUT} + V_{REF2}$$
(1)

Where  $V_{REF2}$ =1.25V represents the most usual value of the reference voltage within an adjustable regulator, and *k* the division ratio of input to output voltage at the adjusting pin of the input VR:

$$k = \frac{R3}{R3 + R4} \tag{2}$$

Then, the voltage drops across pass element within regulators are:

$$V_{IN,MID} = (1 - k) \cdot (V_{IN} - V_{OUT}) - V_{REF2}$$
(3)

$$V_{MID,OUT} = k \cdot (V_{IN} - V_{OUT}) + V_{REF2}$$
(4)

For an efficient use of the SOA for both regulators, these voltage drops must be set equally especially for maximum input voltage and lowest output voltage values, this situation representing the case of maximum power dissipation on regulators at maximum current load. The theoretical optimum value for k is obtained equalizing voltage drop across regulators in (3) and (4) for worst-case input and output conditions, resulting in:

$$k_{opt} = \frac{1}{2} - \frac{V_{REF2}}{V_{IN,MAX} - V_{OUT,MIN}}$$
(5)

When choosing R3 and R4 to set k value, using equations (2) and (4), we must consider the  $V_{REF2}$ value factory dispersion, and the tolerances of resistors within divider. The minimum worst-case value of k must be greater than  $k_{opt}$ . To avoid the need of a minimum load current, and to improve regulator efficiency [7], R3 and R4 must not sink a current lager than adjusting resistors of the output regulator, this involving the following condition:

$$R3 + R4 > R1 \cdot \frac{V_{IN,MAX} - V_{OUT,MIN}}{V_{REF1}}$$
(6)

To keep always voltages drop across regulators equal, the output VR must be the one that control the input VR. For the safety of the supply, the situation must be under control even when regulators reach theirs SOA margin. Voltage regulators present a decrease of the maximum limiting current as a function of voltage drop, to keep pass element in its SOA [4]. To be sure that output regulator will be first that limit the current, the voltage drop across it must be set slightly larger (with a few volts) than the voltage drop across the input regulator, by setting minimum worst-case k slightly over  $k_{opt}$ .

In the case of maximum current  $I_{MAX}$  values dispersion, it is possible for an overload that the input regulator to be the first that limit the current, resulting in an increase of its voltage drop. To prevent unbalancing the regulators voltage drops with the risks of theirs pass element breakdown, a breakdown diode DZ will limit the voltage drop across input VR. The breakdown voltage of this diode must half of the maximum input to output voltage drop of the stabilizer, value that must be under  $V_{IMAX}$ . Protection diodes D1 and D2 will prevent reverse biasing of the regulators when having a large capacitive load at the output and input is short-circuited or fast discharged. Diode D3 will prevent reverse biasing of the input VR.

Capacitors *Ca1*, *Ca2*, *Cmid* will help to improve response to input transients, and *Cf* will improve response to load transient [6].

By equally distribute power dissipation on regulators, the stabilizer equivalent SOA increases almost twice, keeping same  $I_{MAX}$ , but for an extended voltage range. In fig 3. the results obtained with SPICE [8] simulation for the new equivalent SOA are plotted. The area between  $V_{DMIN}$  and  $2*V_{DMIN}$  will be lost, because the new equivalent voltage drop is twice as in the case of a single voltage regulator. Defining:

$$r(V_{IN,OUT}) = \frac{I_{OUT,MAX}(seriesVR)}{I_{OUT,MAX}(s ingleVR)}$$
(7)

where  $I_{OUT,MAX}(seriesVR)$  and  $I_{OUT,MAX}(singleVR)$ , represent maximum output currents at voltage  $V_{IN,OUT}$ for series respective single VR. It can be observed from SOA simulations that this ratio becames greater than unity for  $V_{IN,OUT}$  range where single VR output current is limited to keep power dissipation to a maximum value. As we state in a previous paper sing series pass elements configurations [9], series VR lead to an improvement of SOA at high voltage input range compared with a single regulator. Around  $V_{IMAX}$ , a maximum improvement for the value of IOUTmax was achieved. The new line regulation LINREG is worst compared with fixed drop voltage across output regulator solution, being reduced to LINREG of a single VR.

#### III. THERMAL TRANSFER

The voltage regulators will use a common heat sink with one of the regulators isolated from the heat sink because of series connection. The input regulator has a larger temperature margin due to its slightly smaller power dissipation. This will be a reason to choose to isolate the input VR from the heat sink, helping also to equalize the junction temperatures. The equivalent schematic with electrical lumped elements is presented in fig.4.a). In order to obtain equal junction temperature, the electrical isolation of the input VR can be compensated by unbalancing the power dissipation on voltage regulators. The condition to obtain equal junction temperatures is:

$$Pd1 \cdot (Rjc1 + Rcs1) = Pd2 \cdot (Rjc2 + Rcs2) \quad (8)$$

where  $P_{DI}$ ,  $P_{D2}$  are power dissipations on output respective input VR, and  $R_{JC1}$ ,  $R_{JC2}$  - junction to case thermal resistances,  $R_{CS1}$ ,  $R_{CS2}$  - case to sink thermal resistances of output respective input VR using a common heat sink with  $R_S$  thermal resistance, in ambient temperature Ta. In the case of input VR heat sink isolation,  $R_{CS2}$  will include thermal resistance of the isolation. If VR have identical cases, then  $R_{JC1}=R_{JC2}=R_{JC}$ ,  $R_{CS1}=R_{CS}$ ,  $R_{CS2}=R_{CS}+R_{IS}$ . By replacing  $P_{DI}=V_{MID,OUT}\cdot I_{OUT}$ ,  $P_{D2}=V_{IN,MID}\cdot I_{OUT}$  in eq.(8), we obtain the relationship between thermal resistances and voltage drop across regulators that lead to equal junction temperatures:

$$\frac{V_{MID,OUT}}{V_{IN,MID}} = \frac{R_{JC} + R_{CS} + R_{IS}}{R_{JC} + R_{CS}}$$
(9)

In the case of equal junction temperatures, the equivalent thermal schematic will have thermal resistances connected in parallel, as presented in fig.4.b). This is thermally equivalent with increasing



Fig.3. Simulated equivalent SOA extension for series voltages regulators



Fig.4. Equivalent thermal schematic with lumped elements for series regulators sharing same heat sink. a)  $T_{J1} \neq T_{J2}$  b)  $T_{J1} = T_{J2}$ 

twice the area used to transfer the heat from junctions to sink. If we compare heat transfer at equal total power dissipation, series VR are more efficient than a single VR, by reducing junction's temperatures in similar line and load conditions.

From eq. (9), we conclude that equal voltage drop and equal junction's temperatures are possible just if thermal paths of both regulators are identical, leading also to an optimum thermal transfer. If VR have low  $R_{JC}$  cases, then by isolating one VR, strong unbalanced voltages drop are needed to equalize junction temperature. For voltage unbalanced voltages drop, the maximum input voltage range must be lower to protect against breakdown the input VR [3]. Low  $R_{JC}$  involve a tradeoff between equalizing junction temperatures or voltage drop across VR.

#### IV. CONCLUSIONS

High input voltage, wide output voltage range stabilizer was achieved by series connecting two voltage regulators, and equally distribute voltage drop across them. Solution can obtain optimum thermal transfer for identical thermal paths for both regulators. Having identical thermal paths, proposed solution lead to maximum input voltage range being twice the range of a single VR, in this case the equivalent SOA of proposed stabilizer representing twice the SOA of each regulator. As disadvantages of our proposal, we mention the increasing of  $V_{DMIN}$  to  $2*V_{DMIN}$ , and a low extension of the SOA for low thermal resistance cases, when tradeoffs between input voltage range maximum current at high voltage drops are demanded.

#### REFERENCES

 R. J. Widlar, "New Developments in IC Voltage Regulators," *IEEE Journal of Solid-State Circuits*, vol. 6, February 1971, pp.2-7.
 D. P. Laude and J. D. Beasom, "5 V temperature regulated voltage reference," *IEEE Journal of Solid-State Circuits*, vol. 15, December 1980, pp. 1070 – 1076.

[3] S. H. Voldman, "The state of the art of electrostatic discharge protection: Physics, technology, circuits, design, simulation, and scaling," *IEEE Journal of Solid-State Circuits*, vol. 34, September 1999. pp., 1272 – 1282.

[4] M. A. Ciugudean, "*Stabilizatoare de tensiune cu circuite integrate liniare. Dimensionare*", Editura de Vest, 2001. pp. 18-20, pp. 234-242.

[5] B. Murari, "Power integrated circuits: Problems, tradeoffs, and solutions," *IEEE Journal of Solid-State Circuits*, vol. 13, June 1978 pp. 307 - 319.

[6] \*\*\* Texas Instruments – "LM317 3-Terminal Adjustable regulator, application notes"

[7] G. A. Rincon-Mora and P. E. Allen, "A low-voltage, low quiescent current, low drop-out regulator," *IEEE Journal of Solid-State Circuits*, vol. 33, January 1998, pp. 36 – 44

[8] <u>http://www.orcad.com</u> OrCAD10.3 software and PSPICE user guide.

[9] V. Maranescu, M. Ciugudean, "Integrated voltage regulator with two serial transistors regulation element", *Buletinul Universității "Politehnica", Seria Electronică și Telecomunicații*, Tom 47(61), Fascicola 1 -2, 2002.

Tom 51(65), Fascicola 1, 2006

# Current-Steering Digital-to-Analog Converter/ Programmable Sub-Bandgap Voltage Reference with Split Input Code

Mircea Tomoroga, Lucian Jurca, Mircea Ciugudean<sup>1</sup>

Abstract - In this paper we will offer a concrete solution of a DAC which will be used in high speed and medium resolution applications. This DAC presents an important innovation as the voltage reference does not represent a distinct block, but it overlaps the functional diagram of the converter. This was considered to be of currentsteering type with MOS transistors in standard CMOS technology like in most of the recent works. The new solution also implies the splitting in two equal parts of the digital input code applied to the converter. This will drastically diminish the number of large dimension transistors used in the current sources of the converter. Keywords: current-steering digital-to-analog converter, sub-bandgap voltage reference, split input code

#### I. INTRODUCTION

The recent tendency in the field of analog and mixed integrated circuit manufacturing is to use technological processes which are accessible in terms of price as the standard CMOS process. Furthermore the supply voltages become lower and lower to meet the growing request of portable equipments on the market. Most of the works which deal with the subject of Nyquist frequency DAC-s design suggest the use of a reference voltage source which must be able to work at these low supply voltages. Thus, sub-bandgap reference voltage sources have been developed [8], [9], [10] and obviously they provide an output voltage lower than 1.2V.

There are two premises as starting point of this paper:

1. The sub-bandgap voltage source is attached to DAC either as a distinct integrated circuit or it is integrated in the same chip next to the converter as it is presented in [1], [2], [3], [4].

2. The most widespread types of Nyquist frequency DAC-s are current-steering DAC-s, a statement sustained by recent works, such as [1], [2], [4], [5]. For these types of converters, exact theoretical models have been elaborated. These models allow an easy evaluation of the static and dynamic performances of the converter [5], [6].

Taking into consideration these two aspects, we will show along this paper how the sub-bandgap source

and the DAC will be joined in a single, inseparable circuit which will benefit of the qualities of both circuit types.

#### II. SUB-BANDGAP VOLTAGE REFERENCE

It is known that the bandgap voltage has two components: the first is represented by the voltage across a directly biased junction and the second is proportional to absolute temperature (PTAT). The negative temperature coefficient of the first component (-2mV/K) is compensated by the positive coefficient of the second. If, in order to get the PTAT voltage, the thermal voltage  $V_T=kT/q$  is used, this has to be multiplied with approximately n=23. In these terms the bandgap voltage is given by equation (1):

$$V_{BG} = V_{BE} + n \frac{kT}{q}$$
(1)

and it is  $\approx 1.2$ V. In equation (1) k is Boltzmann's constant, T is absolute temperature and q is electronic charge.

By using a low supply voltage (e.g. 1V) it is obvious that the 1.2V value can not be produced anymore. However a fraction of this voltage with the same thermal properties can be generated if we can produce currents proportional with both  $V_{BE}$  and  $V_T$ . These currents will be weighted, summed up and injected in a resistor to obtain the desired output voltage. Finally, the value of the reference voltage will be obtained as a fraction of bandgap voltage, established by a resistor ratio. This type of circuit was suggested by Banba and Malcovati in [8] and [9] and it is shown in fig.1.

Through the pnp-lateral transistors Q1 and Q2 connected as diodes and with the ratio of emitter junction areas equal to  $N_E$ , the same current will pass, imposed by current mirror M1, M2 (pMOS transistors). As the operational amplifier (OPAMP) forces the potentials Va and Vb to be equal, the voltage across the resistor R0 will be  $U_{R0}=\Delta V_{BE}=V_T ln(N_E)$  and so the currents through R1

<sup>&</sup>lt;sup>1</sup> Facultatea de Electronică și Telecomunicații, Departamentul Electronică Aplicată, Bd. V. Pârvan Nr. 2, 300223 Timișoara



Fig.1 Sub-bandgap voltage reference

and R2, which are equal, will be proportional to  $V_{BEQ1}$  (i.e. they will have a negative temperature coefficient). Thus, the currents through M1, M2, M3 which are identical will have the following value:

$$I_{1} = \frac{V_{T} \ln(N_{E})}{R_{0}} + \frac{V_{BE}}{R_{1}}$$
(2)

The output voltage will be:

$$V_{out} = I_1 R_3 = V_T \frac{R_3 \ln(N_E)}{R_0} + V_{BE} \frac{R_3}{R_1} = = \frac{R_3}{R_1} \left[ \frac{R_1 \ln(N_E)}{R_0} V_T + V_{BE} \right]$$
(3)

The thermal compensation of the output voltage will take place only if :

$$\frac{R_1 \ln(N_E)}{R_0} = 23$$
 (4)

As we can see, the bandgap voltage of 1.2V can be weighted by the ratio R3/R1 and if R3 is small enough, very low value reference voltages can be obtained.

For example, imposing the value of the output voltage 0.5V, for  $N_E$ =100 the following values of the resistors resulted: R1=R2=80k $\Omega$ , R0=18.14k $\Omega$  and R3=34k $\Omega$ . Only R3 will change if we establish another value of the output voltage.

# III. BLOCK DIAGRAM OF PROPOSED DAC

As it was shown in section II, the sub-bandgap reference taken into consideration allows us to obtain a current independent of temperature which is mirrored in the third branch of the circuit and injected in the resistor R3. This resistor must be made of the same kind of material as the other resistors from the circuit. We can say that the voltage reference becomes programmable if we can programme the value of R3.

Another way to obtain a programmable output voltage is to mirror the output current of the reference in more branches through which the currents are switched or not towards the resistor R3 of constant value. If, by using the unit element principle, like in [5], we add  $2^{N}$ -1 unit current sources controlled by N switches which are supposed to lead or not a current through R3 we could obtain an N-bit DAC. Surely, the LSB will control a single unit current source, the next will control two unit current sources, while the MSB will control  $2^{N-1}$  unit current sources.

As both the current sources block and the resistor R3 belong equally to the voltage reference and to the converter or, more precisely, because, in fact, the whole converter is included in the sub-bandgap mechanism, we obtained a single, inseparable circuit resulted from the overlapping of the two types of circuits.

In order to avoid a sudden current step on the switched current sources we must ensure dual, complementary current outputs. Thus, the currents corresponding to the digital input code as well as those which will not contribute to the output voltage manufacturing will be summed up in two distinct
nodes and will be led through equal value resistors towards the ground.

The major disadvantage of this type of converter is that it used a very large number of pMOS transistors. The number of the transistors which make up the unit current sources (which have to be of large dimensions in order to ensure a perfect equality of unit currents) is  $2^{N}$ -1. For example, if N=10, we must use 1023 transistors.

Our new solution implies the splitting into equal parts (for an even number of bits) of the digital input code applied to the converter. In these conditions, we will have two identical blocks. Each block will be controlled by N/2 bits and will contain  $2^{N/2}$ -1 unit current sources. In order to ensure the weighting of  $2^{N/2}$ :1 in the output voltage contribution, the nodes in which the currents of the two blocks will be summed up are connected as shown in fig.2. The ratio of resistor values R8 and R9 (which replace R3), respectively R10 and R11 (for the complementary output) must be  $2^{N/2}$ -1. This will drastically diminish the number of large dimension transistors used in unit current sources. For example, if N=10, we must use only  $2\times(2^5-1)=62$  transistors.



Fig.2 Block diagram of proposed DAC

The maximum number of bits of a converter that doesn't need trimming for the resistors mentioned above is given by the precision with which we can manufacture the ratio of the resistors and which is 0.1%, i.e. 1:1000 or roughly  $1:2^{10}$ . This limits the resolution of the converter to 10 bits.

In fig.2, the delimitation between the blocks "Bandgap" and "Surse" is purely formal and it was adopted for optimising and organising the block diagram of the converter on hierarchical blocks.

### IV. DAC DESIGN AND SIMULATION

As mentioned in the previous section the ratio between R8 and R9 (which replaced R3 from fig.1) must be 1:31. As follows, we note the equal currents through the two first branches of the sub-bandgap block  $I_{BG}$  and the currents generated by the unit current sources  $I_{u}.$  The transfer function of the converter will be:

$$V_{out} = 1, 2 \frac{I_u}{I_{BG}} \left( \frac{R_8}{R_1} \sum_{i=0}^4 A_i 2^i + \frac{R_8 + R_9}{R_1} \sum_{i=0}^4 A_{i+5} 2^i \right) =$$
  
= 1, 2  $\frac{I_u}{I_{BG}} \frac{R_8}{R_1} \left( \sum_{i=0}^4 A_i 2^i + 32 \sum_{i=0}^4 A_{i+5} 2^i \right) =$   
= 1, 2  $\frac{I_u}{I_{BG}} \frac{R_8}{R_1} \left( \sum_{i=0}^4 A_i 2^i + \sum_{i=0}^4 A_{i+5} 2^{i+5} \right) =$ 

$$=1,2\frac{I_{u}}{I_{BG}}\frac{R_{8}}{R_{1}}\sum_{i=0}^{9}A_{i}2^{i}=1,2\frac{I_{u}}{I_{BG}}\frac{R_{8}}{R_{1}}2^{10}\sum_{i=0}^{9}A_{i}2^{i-10}$$
[V] (5

Imposing the resolution of the converter to be 0.5 mVand  $I_u/I_{BG}=1/10$  (  $(W/L)_u/(W/L)_{BG}=1/10$ ) the resulting values of the resistors R8, R9, R10 and R11 are shown in fig.2. The maximum output voltage of the converter is 0.5mV $\times 1023=511.5$ mV.

The structure of the "Surse" blocks which include 31 unit current sources each is presented in fig.3.

The structure of the "S\_unitara" block from fig.3 and which includes a unit current source (M4) and the corresponding switch is shown in fig.4.



Fig.3 Structure of "Surse" blocks from fig.2



Fig.4 Structure of "S\_unitara" block from fig.3 which includes a unit current source (M4) and the corresponding switch

In order not to affect the control voltage  $V_{GS}$  of the transistor M4 through which the reference current is imposed, the current switch was placed in its drain and it was made with two transmission gates M5, M9 respectively M6, M10 controlled in opposite-phase conditions to ensure a permanent conduction for transistor M4. The use of transmission gates instead of simple transistors is compulsory because the circuit works with low supply voltage and because a variable potential can appear at the outputs Io and Io/. In this way at least one transistor (out of M5, M9) is perfectly "on" and M4 is maintained saturated.

At the same time, the control with opposite-phase signals minimises the clock feedthrough. On the other hand the charge injection is also minimised because of the small dimensions of the switch transistors. The opposite-phase control is ensured by the inverter M7, M8.

The necessary digital stimuli for the simulation of the converter are provided by the block "NumMath". This

is a counter built with elements that present ideal mathematical models of some circuit functions and which allows the generation of consecutive binary sequences in which all the bits are switched simultaneously. This block was designed according to [7].

The converter was simulated using OrCAD programme version 10.3 in which the models of the components correspond to 0.35µm CMOS process.

In the sub-bandgap reference we used an ideal model of the operational amplifier, but in which the gain was set at 1000 that corresponds to a real case, easy to obtain in design using only two amplifier stages. To ensure the stability of the circuit it was necessary to integrate a capacitance of 2pF between the inverting input and the output of the operational amplifier. As we can see in fig.5 the output voltage is set to 0.5V and it vary with only 1mV if the temperature changes from  $-30^{\circ}$ C to  $100^{\circ}$ C.



Fig.5 Simulation results of sub-bandgap voltage reference

The simulation of the whole converter was made by using a supply voltage of 3V, as we can see in fig.6, but similar results were obtained for lower supply voltages like 2V or 1V. This confirmed that the pMOS transistors of the unit current sources remained in the saturation region. As we can observe from fig.6.b the converter works very good at 10MHz because, despite the glitches that appeared, the settling time of the converter is not so much affected. If we examine the cursors, we can observe that the voltage step corresponds to the resolution of the converter and a DNL of about  $15\mu$ V.

### V. CONCLUSIONS AND PERSPECTIVES

In this paper we proposed a 10-bit current-steering DAC overlapping a sub-bandgap voltage reference. The converter is controlled by a split digital input code ( $2\times5b$ ) that allows a drastic diminishing of the number of unit current sources.

The solution presented here can be an excellent starting point to design a DAC with very good static and dynamic performances. Our future research will focus on:

-the second order correction for the sub-bandgap voltage reference for improving the thermal behaviour of the converter, as in [9];

-design of a high-speed operational amplifier that will be connected as follower with the inputs at the complementary outputs of the converter; this will diminish the effect of parasitic capacitance switching towards the nodes which don't have different potential anymore. We expect an important reducing of the glitches and an increasing of the converter speed;

-introducing a thermometer code (easy for the two 5-b sections of the digital input code) and a randomiser that would minimise the effect of the matching errors which affect the pMOS transistors of the unit current sources.



Fig.6.b Simulation results of DAC; detail of glitch

#### REFERENCES

[1] K.Ola Andersson, M. Vesterbaka, "Modeling of Glitches due to Rise/Fall Asymmetry in Current-Steering Digital-to-Analog Converters", *IEEE Transactions on Circuits and Systems*, Vol.52, No.11, nov.2005.

[2] K.P. Sunil Rafeeque, V. Vasudevan, "A New Technique for On-Chip Error Estimation and Reconfiguration of Current-Steering Digital-to-Analog Converters" *IEEE Transactions on Circuits and Systems*, Vol.52, No.11, nov.2005.

[3] J. Cho, H. Lee, "An 11b 70-MHz 1.2mm<sup>2</sup> 49-mW 0.18-µm CMOS ADC with On-Chip Current/Voltage References" *IEEE Transactions on Circuits and Systems*, Vol.52, No.10, oct.2005.

[4] N. Tan, J.J. Wikner, "A CMOS Digital-to-Analog Converter Chipset for Telecommunications", *IEEE Magazine of Circuits & Devices*, vol. 13, no.5, Sept. 1997.

[5] J.J. Wikner, "Studies on CMOS Digital-to-Analog Converters", Dissertation No.667, Linköping University, Sweden, 2001 [6] J.J. Wikner, N. Tan, "Influences of Circuit Imperfections on the Performance of DACs", *Analog Integrated Circuits and Signal Processing*, no 1, Jan. 1999

[7] V. Maranescu, L. Jurca, "Mathematical counter/converter for mixed analog and digital simulations" *Buletinul Științific al Universității "Politehnica" Timișoara*, Tom 49(63), Fascicola 1-2, 2004

[8] H. Banba & all, "A CMOS Bandgap Reference Circuit with Sub-1V Operation", *IEEE JSSC*, vol.34, no.5, 1999.
[9] P. Malcovati, F. Maloberti, "Curvature Compensated BiCMOS

[9] P. Malcovati, F. Maloberti, "Curvature Compensated BiCMOS Bandgap with 1V Supply Voltage", *IEEE JSSC*, vol.36, no.7, 2001.
[10] K.N. Leung, K.T. Mok, "A Sub-1V 15-ppm/K CMOS Bandgap Voltage Reference Without Requiring Low Threshold Voltage Device", *IEEE JSSC*, vol.37, no.4, 2002

Seria ELECTRONICĂ și TELECOMUNICAȚII TRANSACTIONS on ELECTRONICS and COMMUNICATIONS

Tom 51(65), Fascicola 1, 2006

# Analysis and modeling of rain characteristics

Sandra Rugină, Georgiana Sârbu-Doagă, Aurel Gontean, Marius Otesteanu<sup>1</sup>

Abstract – Realistic modeling of rain characteristics is important in several domains, such as meteorology, agriculture and transportation. Rain generators need to have reproducible characteristics, while being able to simulate variability existing in natural rains. In the present work, several characteristics of natural rains were analyzed, then several working parameters of a rain generator were proposed and simulated.

Keywords: rain generator, rain modeling, statistics

## I INTRODUCTION

The main objective of this work is modeling rain generators with controlled and reproducible characteristics. This leads to the problem of characterizing rains, and to decide which characteristics of natural rains have to be measured and controlled by the rain generator.

To this end some relevant papers modeling rain characteristics are briefly reviewed and it is shown how the desired characteristics can be obtained for artificially generated rain.

# II. DEFINITIONS OF DIFFERENT RAIN TYPES

According to the Romanian National Institute of Meteorology (INMH) [1], rainfall can be classified as follows:

a) Light rainfall = precipitation in the form of rare, isolated drops, which leave traces on surfaces, and that lasts for a period longer than 2 minutes. The noise produced by the falling of the drops is small. This type of rain doesn't abase visibility under 10km; nevertheless, a decrease in visibility can be observed when the light rain starts falling again after a temporary discontinuity of rainfall, or by the diminishing of a heavier previous rainfall; fog is created under these conditions, by evaporating water from wet surfaces.

b) Moderate rainfall = in the form of compact drops, that can be isolated easily and which wet the surface quickly. The noise produced by this type of rainfall on roofs, spouts, leaves can be very well distinguished. Horizontal visibility is reduced below 10km, but is usually more than 4km.

c) Heavy rainfall = type of precipitation that falls in the form of waves, individual drops are no longer observable and water gathers quickly on surfaces. The noise produced by this type of rainfall is similar to a loud rattle. Horizontal visibility is reduced to less than 4 km.

Rainfall classification by rain rates according to INMH [1] is summarized in Table 1.

| Table 1. |                |              |      |               |
|----------|----------------|--------------|------|---------------|
| Rainfall | classification | according to | INMH | Г1 <b>]</b> · |

| realized of a second and to in the first |                                    |  |  |  |  |
|------------------------------------------|------------------------------------|--|--|--|--|
| Type of Rainfall                         | Rain Rate [liters/m <sup>2</sup> ] |  |  |  |  |
| Moderate                                 | 5 during 3h                        |  |  |  |  |
| Heavy                                    | 15 during 3h                       |  |  |  |  |
| Very heavy 15 in less than 3 hours       |                                    |  |  |  |  |
| Maximum rainfall: 251/m <sup>2</sup> /1h |                                    |  |  |  |  |

# **II. RAINFALL PARAMETERS**

The most important parameter of the rain is the amount of rainfall. The amount of rainfall is measured using a rain gauge. The most common intervals of measuring rainfall are: per hour, per 30 minutes and per 3 hours. It is expressed as the depth of water that collects on a flat surface, and can be measured to the nearest 0.25 mm. It is sometimes expressed in liters per square meter (1  $L/m^2$  corresponding to 1 mm).

Closely related to the amount of rainfall is the rain rate, measuring the amount of the rainfall in a time unit. Usually the time unit is one hour or one minute. The rain rate depends on several parameters of the rain, like raindrop equivalent diameter, or raindrop concentration. Raindrop diameter is in relation with the falling speed, or velocity.

Raindrops generally have a diameter greater than 0.5 mm. Precipitation with raindrops of less than 0.5 mm in diameter is called drizzle and often severely restricts visibility, but usually does not produce significant accumulations of water.

# III. RAIN MODELING

In the following, some methods of modeling rain are presented, as found in literature.

a) Velocity studies

<sup>&</sup>lt;sup>1</sup> Facultatea de Electronică și Telecomunicații, Departamentul

Comunicații Bd. V. Pârvan Nr. 2, 403314 Timișoara, e-mail: <u>sandra.rugina@etc.upt.ro</u>; <u>georgiana.sarbu@etc.upt.ro</u>; <u>aurel.gontean@etc.upt.ro</u>; <u>marius.otesteanu@etc.upt.ro</u>

The velocity-diameter relation has been modeled by the equations [2]:

$$v(D) = 3.78 \cdot D^{0.67} \tag{1}$$

where the velocity v is measured in [m/s] and the diameter D in [mm].

Some studies [3] use a different equation:

$$v(D) = 9.65 - 10.3 \cdot e^{-0.6 \cdot D} \tag{2}$$

## b) Raindrop size distribution

The distribution of sizes in a rain usually contains a wide range of drop diameters. Small drops generally outnumber large drops, but as the intensity of the rainfall increases, the number of larger drops grows. The largest drops are found only in downpours with rainfall rates greater than 5 cm per hour. The size of raindrops can be classified as in table 2, according to [4].

Table 2.

The size of raindrop, [3]

| Typical Particle    | Typical  |
|---------------------|----------|
| Туре                | Diameter |
|                     | (mm)     |
| Cloud droplet       | 0.012    |
| Large cloud droplet | 0.1      |
| Mist droplet        | 0.5      |
| Drizzle Drop        | 1.2      |
| Raindrop            | 3.0      |
| Large Raindrop      | 6.0      |

Rain size distributions have been modeled by several authors. The most popular model remains the Marshall-Palmer model of the size distribution [5]:

$$n(D_d) = 8.0 \cdot 10^{-2} \cdot e^{-4.1 \cdot R^{-0.21} \cdot D_d}$$
(3)

R: rain intensity,

Dd: raindrop diameter,

n(Dd): the probability density function of the raindrop diameter.

According to probability theory, the mean drop diameter is [6]:

$$D_{mean} = \frac{1}{4.1 \cdot R^{-0.21}} \tag{4}$$

where  $D_{mean}$  is measured in mm and R in mm/h.

The log-normal distribution [7] is another widely used model:

$$y = f\left(\frac{x}{\mu}, \sigma\right) = \frac{1}{x \cdot \sigma \cdot \sqrt{2 \cdot \pi}} \cdot e^{-\frac{(\ln x - \mu)^2}{2 \cdot \sigma^2}}$$
(5)

For the log-normal distribution model, the geometric mean diameter is found to be [7]:

$$D_{dg} = 0.72 \cdot R^{0.23} \tag{6}$$

The above models lead to significantly different results. Also experimental data reported in the literature [8, 9, 10] show large differences. Such differences can be related to different environmental conditions (oceans, continent temperature, pressure etc.). However, all estimations lead to the conclusion that the mean diameter of the raindrop is increasing with the rain intensity. The variance of the diameter is of the same order of magnitude as the diameter itself. This is also in agreement with the theoretical models. Note that the distribution measured with a modern disdrometer in experiments [2] is obtained at (real) variable rain intensity.

#### IV. RAIN SIMULATION

The objective is to obtain the volumetric contributions of raindrops with different diameters in relation with the total amount of the rain, assuming a constant rain rate. No study of this kind has been found in literature. All the studies found in literature focus on rainfall intensity, raindrop size distribution and velocity studies. In the hypothesis of creating an artificial rain generator, the volumetric contributions of raindrops with different diameters is a very important statistic for the user.

The rain generator under design has to be able to generate several types of rain. For each type of rain, it is important to control the raindrop size distributions expressed in volumetric contributions to the total volume of rain. The proposed rainfall parameters are presented in the table below: Table 3

Proposed rainfall parameters

| Nr  | Type of rainfall | Volume of rainfall |
|-----|------------------|--------------------|
| IV  | Very heavy       | > 16 mm/h          |
| III | Heavy            | 7.5 – 16 mm/h      |
| II  | Moderate         | < 7.5 mm/h         |
| Ι   | Light            | < 2.5 mm/h         |

The simulation of equation (1), resulting in Figure 1:



Figure 1. Rain Drop Velocity Variation.

The differences between the velocity equation given by (1) and (2) were studied.

The results of the simulation are given in Figure 2:



Figure 2. Comparison between the results obtained by using equation (1) - red and equation (2) - blue

In a further study, three types of rains with different intensities and mean diameters were simulated. For each type of rain, three percentages from the number of drops were defined. For each percentage and rain type, the diameter ranges were calculated, using the Palmer-Marshall distribution (3). The results are shown in table 4.

Table 4.

Diameters of different percentages of rain drops for given mean diameters

| $D_{mean}=1$    | $D_{mean} = 2$  | $D_{mean} = 3$  |
|-----------------|-----------------|-----------------|
| 40% (0.5-1.5mm) | 40% (1-3mm)     | 40% (1.5-4.5mm) |
| 60% (0.1-1.9mm) | 60% (0.4-3.6mm) | 60% (0.6-5.4mm) |
| 80% (0.1-1.9mm) | 80% (0.2-3.8mm) | 80% (0.3-5.7mm) |

The Palmer-Marshall distribution law better expresses the reality for big and medium raindrop diameters, which is why it offers not so accurate results for small and medium rain intensity. It tends to generate raindrops with smaller diameters than those that can be found by measurements in reality [11, 12]. This result is in part a consequence of the limitations of the measuring devices for small size drop diameters. For given rain rates, the mean diameter values were determined with the Palmer Marshall distribution. The results, given in Table 5, show that the diameters are very small. On the other hand, for given diameters, very large rain rates resulted when calculated with equation (3).

 Table. 5

 Mean diameters for given rain rates

| Rain             | R=2.5mm/h                  | R=7.5mm/h          | R=16mm/h          |
|------------------|----------------------------|--------------------|-------------------|
| Intensity        |                            |                    |                   |
| Mean<br>Diameter | $D_{mean} = 0.3 \text{mm}$ | $D_{mean} = 0.375$ | $D_{mean} = 0.44$ |

Using a log-normal diameter distribution model, the volumetric contributions to the amount of the rain have been computed for raindrops with different diameters, assuming a constant rain rate. The results are shown in Figure 3.



Figure 3. Total amount of the rain with the diameter distribution

The cumulative volume probability function, based on similar simulations is illustrated in figure 4.



Figure 4. Cumulative volume probability function

Based on the same simulations, the contributions of several diameter ranges, covering 50%, 60% and 80% of the total amount of the rain, for the rain types defined in Table 4 were found. The volumetric contributions of raindrops with different diameters to the amount of the rain, assuming a constant rain rate are illustrated in figure 5. This result is a basic step toward to goal of generating artificial rains with features controlled and similar to natural rainfalls, using devices with narrower drop size distributions.



Figure 5. Volumetric contributions of raindrops with different diameters to the amount of the rain, assuming a constant rain rate.

# V. CONCLUSIONS

Natural rains are characterized by a high degree of variability. Variability means that rain rate changes in time and space. So do the statistics of the rain. The phenomenon is non-stationary from a statistical point of view. Physical models and statistical analysis reveal several relations and correlations between rain parameters. Many environmental factors tend to influence the underlying laws, resulting in a chaotic behavior of the real rain system.

The present work proposed and simulated several working parameters of a rain generator being designed. Computer simulations carried out in the present work are a basic step toward generating artificial rains with controlled statistical parameters

#### Acknowledgements:

This work was supported by Siemens V.D.O. and the authors are especially grateful to Mr. Andreas Henning, head of RS dept.

### VI. REFERENCES

1. Institutul National de Meteorologie si Hidrologie Instructiuni pentru observarea, indentificarea si codificarea norilor si a fenomenelor meteorologice. Text revizuit si completat (adaptat la cod synoptic FM 12-VII-SYNOP) – Institutul de Meteorologie si Hidrologie, Bucuresti, 1986.

2. J. Lavergnat and P. Gole: A Stochastic Raindrop Time Distribution Model, Centre d'Etude des Environnements Terrestre et Plane'taires, Velizy, France, 1997.

3. Joanneum Research, Austria

http://www.distrometer.at/Sample\_analyses.html

4. The Weather Almanac, July 2000

http://www.islandnet.com/~see/weather/almanac/arc2 000/alm00jul.htm

5. Marshall, J. S., and W. McK. Palmer, 1948: The distributions of raindrop with size. J. Meteor., 5, 165–166.

6. A. R. JAMESON and A. B. KOSTINSKI, Spurious power-law relations among rainfall and radar parameters, RJH Scienti c, Inc., USA, Michigan Technological University, USA 7. Levin, Z., 1971: Charge separation by splashing of naturally falling raindrops. J. Atmos. Sci., 28, 543–548.

8. R.R. Rogers, A Short Course in Cloud Physics, 2 ed. Pergamon Press, 1979

9. H. Byers, General Meteorology, 3 ed. McGraw-Hill, 1959

10. Pruppacher and Klett, Microphysics of Clouds and Precipitation, (1978, Reidel, Boston)

11. Bringi, V. N., V. Chandrasekar, J. Hubbert, E. Gorgucci, W. L. Randeu, W. L. and M. Schönhuber, Raindrop Size Distribution in Different Climatic Regimes from Disdrometer and Dual-Polarized Radar Analysis Journal of Atmospheric Sciences, vol. 60, 2003, Issue 2, pp. 354-365

12. Fiser O., Schoenhuber M, and Pesice P.: First results of DSD measurement by videodistrometer in the Czech Republic in 1998–1999, Studia Geophysica et Geodetica, 46, 3, 485–505, 2002.

Seria ELECTRONICĂ și TELECOMUNICAȚII TRANSACTIONS on ELECTRONICS and COMMUNICATIONS

Tom 51(65), Fascicola 1, 2006

# Two – Quadrant Converter with RNSIC Analysis having Capacitors on the AC side

D. Alexa<sup>1</sup>, T.Goras<sup>1</sup>, R.Chiper<sup>1</sup>, I.V.Pletea<sup>1</sup>, I.Pletea<sup>1</sup>, A. Alexandrescu<sup>1</sup>, A.Petrichei<sup>1</sup>

Abstract – A new topology for a two – quadrant converter is presented. In the AC/DC transfer mode the converter works as a rectifier with near sinusoidal input currents (RNSIC), while in the DC/AC transfer mode it works as a square-wave pulse switching inverter. Some suggestions for the converter design are given and a comparison with two-quadrant PWM converter is made.

Keywords: power quality, two-quadrant converter, square-wave pulse switching inverter.

#### I. INTRODUCTION

Most of the applications use three – phase converters, for two - quadrant operation in AC power supplies where the objective is to produce sinusoidal current waveforms on the AC side. For example, in motor drives with regenerative braking, the power flow through the utility interface converter reverses during the regenerative braking while the kinetic energy associated with the inertias of the motor and load is recovered and fed back to the utility system [1, 2]. Usually, the three - phase converters for two - quadrant operation use PWM switching techniques in order to reduce higher current harmonics on the AC side. Governments and international organizations have introduced new standards (in the United States, IEEE 519, and in Europe IEC 61000 - 3) which limit the harmonic content of the current drawn from the power line by rectifiers [3, 4].

Figure 1a presents the most popular topology used in adjustable speed drives (ASD), uninterruptible power supplies (UPS), and more recently in PWM rectifiers. This topology has the advantage of using a low – cost three – phase module with a bi-directional energy flow capability. as compared with the inexpensive three –phase rectifiers with diodes: larger switching losses, high per – unit current rating, poor immunity to shoot – though faults, higher cost and less reliability [1, 2].

## II. NEW CONVERTER CONFIGURATION

A new converter for two – quadrant is presented in this paper; it is equipped with 6 transistors (e.g. IGBT) having square-wave pulse switching (that is not PWM) operation, as shown in Fig. 2a. When the energy is transferred from the AC side to DC side, the transistors are off and the converter works as a RNSIC (Rectifier with Near Sinusoidal Input Currents), as described in [5-7]. When the energy is transferred from the DC side to the AC side, the transistors are controlled to conduct for  $\theta$  angles (square-wave pulse switching) and the converter works as inverter, as show in Figs. 2b and 3.



Fig. 1 Converter for two – quadrant based on PWM principle; (a) Configuration; (b) Operation modes

Inductors  $L_2$  have values several times smaller than  $L_1$ . For the case of operation in inverter mode, the voltage  $V_d$  is considered to be 15-25 % greater than for the case of rectifier system operation. Diodes

 $D_1 - D_6$  are chosen according to the RNSIC

component design specification, while the diodes  $D_1 - D_6$  are rated for much smaller average currents.

<sup>&</sup>lt;sup>1</sup> Technical University "Gh.Asachi" of Iasi, Faculty of Electronics and Telecommunications.

Due to the rapid changes in voltages and currents of a switching converter, a PWM rectifier is a source of EMI. The PWM rectifier, even though it has near sinusoidal input currents, has important disadvantages



Fig. 2 Converter for two – quadrant with RNSIC; (a) Configuration; (b) Operations

Capacitors  $C_1 - C_3$  have the same capacity, C, fulfilling the condition, [5–7]:

$$0,05 \le L_1 C \omega^2 \le 0,10$$
 (1)

The switch of the converter in Fig. 2a from the inverter mode operation to the rectifier mode operation and reverse can be rapidly accomplished during a utility



Fig. 3 Control program of the transistors.

According to the phasor diagram in Fig. 4b, current  $i_R$  is given by :

$$i_R = \frac{v_{U0} - v_{R0}}{j\omega L_1} \tag{2}$$

while its active value,  $i_{Ra}$  , is given by :

$$i_{Ra} = \frac{V_{m2}}{\omega L_1} \left[ \sin\left(\omega t + \alpha\right) - \frac{V_{m1}}{V_{m2}} \sin \omega t \right]$$
(3)

The active power transferred to the AC source is given by:

$$P = \frac{3}{2\pi} \int_0^{2\pi} i_{Ra} V_{m1} \cos \omega t \, d\omega t = \frac{3V_{m1}V_{m2}}{2\omega L_1} \sin \alpha$$
(4)

In order to obtain a unity power factor at the AC source, from (3) it implies that:

$$\cos\alpha = \frac{V_{m1}}{V_{m2}} \tag{5}$$

It results that the value of the power transmitted to the AC source could be varied by modifying the amplitude  $V_{m2}$  (thus the angle  $\theta$ ) and the angle  $\alpha$  (thus the angle  $\beta$ ), as show in Fig.3.

Possible applications of the converters for two – quadrant operation with RNSIC are their usage in static frequency converters with DC voltage link, designed for supplying variable voltage and frequency to the three – phase induction motor drives, as shown in Fig. 5.



Fig. 4 Inverter mode operation of the two – quadrant converter with a RNSIC ; (a) Simplified representation; (b) Phasor diagram at unity power factor; (c) Waveforms of the currents and voltage.

For the time intervals when the induction motor drive is in the motoring regime, the input converter becomes a RNSIC converter. For this case the transistors  $T_1 - T_6$  are off. The output switch – mode converter operates as a PWM inverter. The energy is transmitted from the power supply to the motor and the voltage on the filtering capacitor C<sub>0</sub> is less than  $V_{d0} = \sqrt{3} V_m \left( 1 - 2L_1 C \omega^2 \right)$ .



Fig. 5 Static frequency converter for two - quadrant with RNSIC

During the time interval while the induction machine (IM) is operating in breaking mode, the energy received from the motor is transmitted to the power supply. The switch – mode converter operates as a rectifier and the voltage across  $C_0$  is greater than  $(15 - 25\%)V_{d0}$ . Further on, the energy is transmitted into AC mains by means of a three – phase inverter made up of transistors  $T_1 - T_6$ , three inductors  $L_2$ , diodes  $D_1 - D_6$  and RNSIC. One must observe also the fact the total duration of operation as a generator for the asynchronous machine is much smaller as compared with the total motor functioning duration.

#### III. EXPERIMENTAL AND SIMULATION RESULTS

Laboratory experiments and simulations results have proved the effectiveness of the proposed converter in Fig. 2a. The laboratory prototype consists of a three – phase voltage source (with  $V_m = 311V$  and f = 50 Hz) and a RNSIC converter. The RNSIC is composed of six diodes, three inductors  $L_1$  with inductance 25 mH and three DC capacitors  $C_1 - C_3$  with capacitance 20  $\mu$ F. For the three inductors  $L_2$  we have adopted the value 25 mH.

Figures 6 and 7 show the simulations results. In Figs. 6a and 6b the waveforms of the phase current  $i_R$  and the DC current  $i_d$  are shown, for the case of the induction machine operating in motoring regime.

For power circulation in the opposite direction, Figs. 7a and 7b show the waveforms of the phase current  $i_R$ , the transistor current  $i_{T1}$  and the DC current  $i_d$ , when the induction machine is operating in breaking mode. The value of the power transmitted to the AC source can be varied by modifying the angles  $\theta$  and  $\beta$ , as suggested in Fig. 3.



Fig. 6 Rectifier operation mode of the proposed converter with RNSIC for  $V_d = 600V$ ; (a) Waveforms of the phase current  $i_R$  and the phase voltage  $v_{RO_3}$  (b) Waveforms of the DC current  $i_d$ 



Fig. 7 Inverter mode operation of proposed converter with a RNSIC for  $V_d = 800 V$ ; (a) Waveforms of the phase current  $i_{R}$ , the transistor current  $i_{T1}$  and the phase voltage  $v_{R0}$ ; (b) Waveforms of the DC current  $i_d$ .

# IV. CONCLUSIONS

Comparing the two – quadrant PWM converter with the converter proposed in this paper one can make the following considerations:

- The proposed topology reduces the commutation losses and EMI problems. Transistors  $T_1 T_6$  begin to conduct only once in a utility grid cycle, at zero currents  $i_U$ ,  $i_V$  and  $i_W$  (that is according to ZCS Zero Current Switching principle).
- One of the advantages of the continuous functioning of the controllable switches (in square-wave pulse and not PWM switching), is that each inverter switch changes its state only twice per cycle, which is important at high power levels where the solid state switches generally have slower turn on and turn off speeds.
- The proposed converter has increased safety due to the fact that controllable switches have much smaller total conducting durations, being blocked while the converter operates as RNSIC.
- In the case of DC to AC conversion, for the same values of the voltage  $V_d$  and AC inductances, the proposed converter provides larger output voltages  $V_{U0}$ ,  $V_{V0}$  and  $V_{W0}$  and thus allows a more efficient energy transfer (obviously, at the PWM inverter, the fundamentals of the output voltages are smaller and so the transferred energy is smaller).

The simulation and experimental results proved that the fifth current harmonic is the most significant one generated in the AC mains and that its value is within the limits imposed by the IEEE Standard 519/1992.

# V. REFERENCES

- N. Mohan, T. Undeland, W. Robbins: "POWER ELECTRONICS- Converters, Applications and Design", John Wiley & Sons Inc., 1995.
- [2] M.K. Kazmierkowski, R. Krishnan and F. Blaabjerg: "CONTROL IN POWER ELECTRONICS SELECTED PROBLEMS", Academic Press, 2002.
- [3] H. Akagi, "Trends in Active Power Conditioners", *IEEE Transactions on Power Electronics*, vol.9, no.3, 1994, pp.263-268.
- [4] D.A. Paice: "Power Electronics Converter Harmonics", IEEE Press, 1996, ISBN 07803-1137-X.
- [5] D. Alexa, "Three-phase rectifier with almost sinusoidal input current", Electronics Letters, vol. 37, no. 19, 2001, pp. 1148 – 1150.
- [6] ALEXA, D., SIRBU, A., and DOBREA, D.: "An analysis of three-phase rectifiers with near sinusoidal input currents", IEEE Trans. on Industrial Electronics, vol. 51, no. 4, 2004, pp. 884-891.
- [7] ALEXA, D., SIRBU, A., DOBREA, D., and GORAS T.: "Topologies of three-phase rectifiers with near sinusoidal input currents", IEE Proc. Electr. Power Appl., vol. 151, no. 6, 2004, pp. 673-678.

Seria ELECTRONICĂ și TELECOMUNICAȚII TRANSACTIONS on ELECTRONICS and COMMUNICATIONS

Tom 51(65), Fascicola 1, 2006

# On the Precision in the Determination of the Movement Features by Doppler Radio–Telemetry

Corneliu I. Toma, Mihail E. Tănase<sup>1</sup>

Abstract – For determining the features of a movement at low speed in the atmosphere, the authors have proposed a Doppler radio-telemetry system with active fixed referential. This paper deals with the precision in the determination of the movement features at low speed in the atmosphere, using electromagnetic waves. The establishing of the systematic errors and the appreciating of the random errors, represents the authors' contribution in this paper.

Keywords: Doppler signal, systematic errors, random errors.

## I. INTRODUCTION

The authors have proposed the structure of a Doppler radio-telemetry system with active fixed referential for the determination of the movement features at low speed in the atmosphere, using electromagnetic waves. The authors' contributions in the establishing of this structure, presented in Fig.1, are detailed in [1]. The main contribution consists in the selection of the movement to be evaluated from other movements taking place simultaneously in the same space by the activation of the fixed referential in that it produces the change of frequency  $f_1$  into  $f_2$  and its modulation in DSB-SC with the low frequency  $f_j$ .

The signal  $s_{e1}(2\pi f_1 t + \varphi_0)$ , generated by the frequency synthesizer with PLL1, is emitted by the antenna A1

on the mobile referential (MR) to the active fixed referential (AFR). The signal received by the antenna A2, on the AFR, is phase modulated by the longitudinal Doppler effect caused by the movement of the MR in relation to the AFR; the Doppler shift in frequency,  $\pm \Delta f_1$ , is retrieved into the signal  $s'_2[2\pi(f_2\pm\Delta f_2)t+\phi_0]$  through  $\Delta f_2 = (f_2\cdot\Delta f_1)/f_1$ . The signal  $s_{e2}[2\pi(f_2\pm\Delta f_2)t\pm2\pi f_jt\pm\phi_j+\phi_0]$  is emitted by the antenna A2 to the antenna A1 and the signal received by the longitudinal Doppler effect. At the output of the Doppler signal extractor, DSE, the signals:  $s_D$  - Doppler signal and  $s_{axi}$  - Doppler shift in frequency axing signal are obtained. The two signals are represented by the relations:

$$s_D = A_D \sin(8\pi\Delta f_2 t) \tag{1}$$

$$s_{axi} = 2A_m \cos\left[2\pi \left(f_j \pm 2\Delta f_2\right)t + \varphi_j\right]$$
(2)

The movement features – instant speed, average speed and distance covered in the time interval  $\Delta t$  are determined by indirect measurement based on the relations:

$$v = \frac{v_f}{f_2} \cdot \frac{1}{8\pi} \cdot \frac{\partial}{\partial t} \left[ \arcsin\left(\frac{s_D}{A_D}\right) \right]$$
(3)



Fig.1. The structure for the Doppler radio-telemetry system with active fixed referential: RFG – reference frequency signal generator; LFG – low frequency signal generator; PLL1, 2, 3 – frequency synthesizers; EA1, EA2 – emission amplifiers; DF1, DF2 – diplex filters; RA1, RA2 – reception amplifiers; FSC $f_1 - f_1$  frequency selection circuit; DD – digital frequency divider; MO – DSB-SC modulator; DSE – Doppler signal extractor; DSA – Doppler signal analyzer; STD – block for showing and transmitting data.

<sup>&</sup>lt;sup>1</sup> Facultatea de Electronică și Telecomunicații, Departamentul Comunicații și Departamentul Electronică Aplicată, Bd. V. Pârvan Nr. 2, 300223 Timișoara, e-mails: corneliu.toma@etc.upt.ro; mihail.tanase@etc.upt.ro.

$$v_{\text{med}} = \frac{1}{T} \int_{0}^{\Delta t} v \cdot dt \text{ and } D = v_{\text{med}} \cdot \Delta t$$
 (4)

The movement sense related to the AFR, approach or getting away, is indicated by the increase of the  $f_j$  frequency with  $2\Delta f_2$  for approach and the decrease of the  $f_j$  frequency with  $2\Delta f_2$  for removing from the fixed referential. The determination of these frequencies is made based on the axing signal  $s_{axi}$  of the Doppler shift in frequency in the Doppler signal analyzer, DSA.

The structure of the Doppler radio-telemetry system with active fixed referential for the determination of the movement features, presented in Fig.1, can be reduced to the block diagram given in Fig.2.



Fig. 2. The block diagram of the telemetering process of the movement features with a Doppler radio-telemetry system with an active fixed referential

The transmission channel of the Doppler information contains the whole chain, presented in Fig.1, from the  $f_1$  frequency signal generator to the antenna A2 which plays the role of receiving the electromagnetic signal with the  $f_2$  carrier frequency. In other words, the transmission channel of the Doppler information contains:

- the blocks on the mobile referential with the role of emitting electromagnetic signal with  $f_1$  frequency (noted in Fig.1 with RFG, PLL1, EA1, DF1, A1);

- the propagation space of the electromagnetic signal with the  $f_1$  carrier frequency from the antenna A1 to the antenna A2;

- the blocks on the active fixed referential with the role of receiving, frequency changing and emitting electromagnetic signal with  $f_2$  carrier frequency (noted in Fig.1 with A2, DF2, RA1, FSC $f_1$ , DD, PLL3, LFG, MO, EA2, DF2, A2);

- the propagation space of the electromagnetic signal with the  $f_2$  carrier frequency from the antenna A2 to the antenna A1.

The information receiver contains the blocks on the mobile referential which plays the role of receiving the electromagnetic signal with the  $f_2$  carrier frequency. The information–characteristic signals converter is, in fact, the extractor of Doppler signal, DSE, and the measurement and data transmission terminal is the Doppler signal analysis block, DSA.

The Doppler information transmission channel, the information receiver, the information-characteristic signals converter and the measurement and data transmission terminal contain professional and fast electronic blocks, meaning that the response speed of the electronic circuits is very high, resulting a very short response time, less than 10 ns. In these conditions it can say that the speed at certain moment can be considered constant during  $\tau_p$  of a measurement series with the duration of one measurement  $\tau_m <<\tau_p$ .

The measurement error  $\Delta v_i$  is defined as

$$\Delta v_i = v_i - v_0 \quad (i = 1, 2, ..., n)$$
(5)

where  $v_i$  is the value obtained by the measurement *i*, while  $v_0$  is real value of the physical parameter measured, generally unknown.

An estimate of the real value using a n measuring number can be the arithmetic mean value:

$$\overline{v} = \frac{1}{n} \sum_{i=1}^{n} v_i \cong v_0 \tag{6}$$

If the errors are random and uncorrelated it is demonstrated that by mediation the dispersion of the measurement error is reduced by n times.

Between the errors that occur from the measurements and the parameters that characterize the measurement physic process appear bindings with functional and random character. Therefore, the measuring error  $\Delta v_i$ must be perceived as a sum of systematic, random and sometimes even rough errors.

In conclusion, the determination precision of the movement features is given by establishing the systematic and random errors that occur.

#### II. SYSTEMATIC ERRORS

The systematic errors can be: *instrumental*, *methodical*, *exterior* and *rough*. They have a cumulative character and therefore it is necessary to establish carefully and accurately the components and to take measures for eliminating or at least reducing their substantially.

The **instrumental errors** are due to, on the one hand, that it is made an indirect measurement of the velocity by using an electromagnetic wave phase-modulated by longitudinal Doppler effect, and, on the other hand, the relations (3) and (4) are numerically solved in the block DSA.

The instrumental error due to the indirect measurement depends on the form of the electromagnetic wave and the signal-to-noise ratio at the output of the reception amplifiers RA1 and RA2. The electromagnetic signal is generated by the frequency synthesizer with PLL1, respective, PLL3 and has a correct sinusoidal waveform. Through the quality diplexer filters, through the band-pass amplifiers RA1 and RA2 and through the band-selector filters of the modulators and demodulators, the signal waveform remains sinusoidal, the distorting components being insignificant.

The signal-to-noise ratio at the output of the reception amplifiers being of minim 40 dB, so, the influence of the noise is, also, insignificant.

The instrumental errors due to the DSA block refer to: a) the quantization error of the analog/digital conversion of the signal  $s_D$ ; b) the error in knowing the  $f_2$  frequency and of its stability in time and with temperature; c) the error in knowing the propagation speed of the electromagnetic wave in the atmosphere,  $v_{j}$ ; d) the error in knowing the time interval  $\Delta t$ ; e) the error of the digital/analog conversion of parameters v,  $v_{med}$ , D.

The propagation speed  $v_f$  of the electromagnetic wave in the atmosphere is known with an accuracy  $\gamma_{vf} =$ 0.033 %. The carrier frequency  $f_2$ , due to the frequency synthesizer with PLL3, is known with the accuracy of the assigned frequency  $f_r$ ; this is given by a quartz oscillator and it is known with an accuracy of more than 0.05 %, by using a quartz resonator of 10 MHz with three decimals.

Taking into account the quantization errors  $\gamma_{qd}$ , the accuracy of the analog/digital conversion  $\gamma_{ad}$  and the solving by digital method of the equation of the movement speed (relation (3)), results  $\gamma_{\nu}$  - the precision in determination of the instant speed of the mobile (mobile referential):

$$\gamma_{\nu} = \gamma_{\nu f} + \gamma_{f2} + \gamma_{qd} + \gamma_{ad} < 0.5\%$$
<sup>(7)</sup>

When determining the covered distance D we also must consider the error in knowing the time interval  $\Delta t$ . As  $\Delta t$  is determined digital, considering the tact frequency given by the reference frequency  $f_r$ , it can appreciate that the distance D can be determined with an accuracy better than 0.5 %.

For estimating the error due to the temperature variation, greater than the error in knowing the time interval, we must take into account that:

$$v = F(v_f, f_2, s_D, A_D)$$
(8)

The influence of the temperature  $\theta$  on the measurement accuracy can be determined taking into account the variation of these parameters with temperature [2, 3, 4]. This leads to:

$$v_{\theta} = F(v_{f0}, f_{20}, s_{D0}, A_{D0}) + \gamma \cdot \theta$$
(9)

where

$$\gamma = \alpha \cdot v_{f0} \frac{\partial F}{\partial v_f} + \beta \cdot f_{20} \frac{\partial F}{\partial f_2} + \delta \cdot s_{D0} \frac{\partial F}{\partial s_D} + \mu \cdot A_{D0} \frac{\partial F}{\partial A_D}$$
(10)

representing the coefficient of temperature for the block Doppler signal analyzer, DSA. The parameters -  $v_{fo}$ ,  $f_{2o}$ ,  $s_{Do}$  and  $A_{Do}$  are the values for normal temperatures, and  $\alpha$ ,  $\beta$ ,  $\delta$ ,  $\mu$  are the temperature coefficients of these parameters.

The variation with temperature of the propagation speed of the electromagnetic waves in the atmosphere is less than 0.1 % and therefore it is insignificant [3, 4]. The variation with temperature of the frequency  $f_2$ 

is given by the variation with temperature of the quartz resonator, which is kept at the same temperature. So, we can say that the variation with temperature of the frequency  $f_2$  is insignificant. The other two terms,  $\delta$  and  $\mu$ , are also very low due to using the professional integrated circuits with a good rejection of the temperature influence.

However, as a preventive measure, the electronic equipment on the RM is shelters into a temperaturecontrolled oven, and the electronic equipment on the RFA is build in compact construction and maintained within certain limits of temperature.

In these conditions, it can consider that the influence of the temperature on the precision in the determination of the movement parameters is insignificant.

The **methodical errors** are due to the fallibility of the measurement method used and they appear especially when the measurement is indirect. It is consider theoretical that the method of measurement is described by the function

$$y = F(v, l, m, ..., q)$$
 (11)

where v is the measuring parameter, y is the result of the measurement and l,m,...,q are physical parameters which can vary during the measurement process, and this leads to the methodical errors.

When calibrating the Doppler radio-telemetry system with active fixed referential, it is considering the reference values  $l_0, m_0, ..., q_0$  such as

$$y_0 = F(x, l_0, m_0, ..., q_0)$$
(12)

$$y = y_0 + \Delta y =$$

$$=F(x,l_0+\Delta l,m_0+\Delta m,\ldots,q_0+\Delta q)$$
<sup>(13)</sup>

(12)

and by the development in Taylor series and neglecting the infinitely minute of superior order of 1, the methodical errors  $\Delta y$  is obtained:

$$\Delta y = \frac{\partial F}{\partial l} \cdot \Delta l + \frac{\partial F}{\partial m} \cdot \Delta m + \dots + \frac{\partial F}{\partial q} \cdot \Delta q \qquad (14)$$

The relation (14) shows that the value of the methodical error is determined both the offsets  $\Delta l$ ,  $\Delta m, \dots, \Delta q$  of the physical parameters taken into account and the character of the variation of the function *F* in respect with these parameters.

In the event of the Doppler radio-telemetry system with active fixed referential these parameters are: the linearizing action of the Doppler effect; the Doppler shift of the low frequency  $f_j$  of the signal  $s_{e2}$ ; the directivity of the antennas on the two referentials; the quality of the diplexer filters; the parasitic signals from the official frequency field near of the working frequencies  $f_1$  and  $f_2$ ; the offset of the reference frequency  $f_r$  due to the Doppler shift in frequency  $\Delta f_1/N_1$  in PLL3 on AFR. The first two parameters are more important and they will be studied below. The methodical error due to the linearizing action of the Doppler effect appears by using relation (16) instead of relation (15):

$$\Delta f_1 = f_1 \left( \sqrt{\frac{1 - v/v_f}{1 + v/v_f}} - 1 \right)$$
(15)

$$\Delta f_1 = -f_1 \cdot \frac{v}{v_f} \tag{16}$$

At low speeds,  $v \le 62$  m/s, the speed ratio  $v/v_f \le 2.07 \cdot 10^{-7} << 0.02$ . In [1] it is shown that for  $-0.02 < v/v_f < +0.02$ , the dependence of the Doppler shift in frequency on the movement speed is linear; this means that, for low speeds taken into consideration, the error due to the linearizing action of the Doppler effect is insignificant.

The methodical error due to the Doppler shift for the frequency  $f_j$  given the situation for  $f_2$ , can be appreciated taking into account the usual values for  $f_j$  and  $f_2$  presented in [1]. From relation (14), for  $f_j = 400$  Hz and  $f_2 = 160$  MHz, it obtains  $\Delta f_j / \Delta f_2 = f_j / f_2 = 2.5 \cdot 10^{-6}$ , so that, it can consider the methodical error by the neglect of  $\Delta f_j$  as being insignificant.

In the choice of the structure presented in Figure 1 and the electronic equipment on the two referentials it kept in view also the minimization of the methodical errors due to the other parameters mentioned above. Therefore it can say that methodical errors in the proposed telemetering system are very small compared to instrumental errors.

The **external errors** are due to the external factors of the Doppler radio-telemetry system, such as atmospheric changes. These do not change the propagation speed of the electromagnetic waves, the longitudinal Doppler effect and the work of the electronic equipment. When the wind speed is considerable (winds are powerful), the movement speed of the mobile is higher or lower, depending on the direction in which the wind blows: whether it's in the direction of the motion or in the opposite direction. In these conditions the movement of the mobile is strong affected by the external factors.

The **rough errors** are caused by some break-downs in the electronic equipment, in the transmission and reception aerials or the encroachment of the general measurement principles. The identification criterion of these errors is based on the fact that the measurement results are very different from the results of the other measurements.

These values must be eliminated from the performedmeasurement series. If they persist, it must fix the problem with the electronic equipment.

### **III. RANDOM ERRORS**

The random errors are due to different causes whose individual influence is not easy to see, the experiments putting into evidence only their random appearance. These errors may be positive or negative, grouped around the zero value, and they are according to the known statistical laws [3, 4]. The random errors are very important in the telemetering precision of the movement features and this is why they have been carefully researched..

The parameter that must be measured is the movement speed v, which can be considered practically constant during  $\tau_v$  of a measurement series with the duration of a measurement  $\tau_m << \tau_v$ . Consequently, it can admit that during  $\tau_v$  there are made *n* individual measurements  $v_i$  with  $v_i \in R$  (i = 1, 2, ..., n). Due to the random errors, the most probable value of the speed v it is considered as being  $v_p$  and the random errors in the *n* individual measurements can be estimated by  $\alpha_i \in R$  (i = 1, 2, ..., n), where

$$\alpha_i = \nu_i - \nu_p \tag{17}$$

It is considered  $\xi$  as being the stochastic-continuous variable, with the repartition function F and the repartition density f. It is very important to define the variation limits of the random errors  $\alpha_i$  and the probability that  $\alpha_i$  to be between these limits; in these conditions it can take into account the random errors, the causes of their appearance and it can give solutions for diminishing them. In order to do that, it must determine the repartition function F and the density of the random errors repartition f.

It is established an infinitesimal variation h and it is considered the probability P as to the stochastic variable to be find in the interval [v, v + h). It can say that:

$$P(v \le \xi < v+h) = \int_{v}^{v+h} f(v) \mathrm{d}v \tag{18}$$

which means that, the stochastic variable being in the variation interval of the speed, the density function of the stochastic-variable repartition becomes the density function of the speed repartition, f(v), and the repartition function  $F(\xi)$  becomes F(v).

For *h* low enough and for the continuity of the function f(v), in the conditions in which  $\alpha_i \in (v, v + h)$  with i = 1, 2, ..., n, it can appreciate that the probability *P* as to the stochastic variable  $\xi$  to be find in interval [v, v + h) is:

$$P(v \le \xi < v + h) = h \cdot f(v) \tag{19}$$

The probability *p* as to the *n* random errors  $\alpha_i$  to be determined with an error  $\beta \in (\alpha_i, \alpha_i + h_i)$  with i = 1, 2, ..., n, it can put in the relation:

$$p = \prod_{i=1}^{n} h_i \cdot f(\alpha_i)$$
<sup>(20)</sup>

where  $f(\alpha_i)$  is the repartition density of the random errors  $\alpha_i$ .

Because  $h_i > 0$ , but very small (infinitesimal), *p* may represent, concomitantly, the probability as the speed *v* to be near of the most probable value  $v_p$ . Therefore:

$$p(v) = \prod_{i=1}^{n} h_{i} \cdot f(v_{i} - v_{p})$$
(21)

In hypothesis that the function  $f(v_i - v_p)$  is derivable, the probability p is maximum if the derivative of the function p(v) in report with  $h_i$  is nullified for  $v_p = v_0$ , where  $v_0$  is expressed with relation (6).

The repartition density function of the random errors  $\alpha_i = u_i = v_i - v_0$  [2], is:

$$f(u_i) = f(\alpha_i) = \frac{1}{r\sqrt{2\pi}} \cdot \exp\left(-\frac{u_i^2}{2r^2}\right)$$
(22)

It is noted that de relation (22) represents, in fact, the density of normal repartition N(0, r). The function of normal repartition  $N(m, r^2)$  is the same with F(v), namely

$$F(v) = \frac{1}{r\sqrt{2\pi}} \int_{-\infty}^{\infty} \exp\left(-\frac{(t-m)^2}{2r^2}\right) dt$$
(23)

with 
$$m = \int_{-\infty}^{\infty} v \cdot f(v) dv$$

and it satisfies the Laplace and Gauss Theorem. The function

$$\overline{\Phi}(v) = \frac{2}{\sqrt{\pi}} \int_{0}^{v} \exp\left(-u_{i}^{2}\right) du$$
(24)

is called the error function, and the constant h, from the relation (19), takes the value

$$h = \frac{1}{r\sqrt{2}} \tag{25}$$

and is called the measurement precision (precision module) from the point of view of the random errors. For the evaluation of the dispersion of variable v, noted with  $r^2$ , are used the *n* individual values  $v_i$ , obtained thorough the measurement, keeping account of the definition of the dispersion  $r^2$  as the dispersion in report with the mean value *m*. It results [2, 3]:

$$r^{2} = \sum_{i=1}^{n} P(v = v_{i}) \cdot (v_{i} - v_{0})^{2} =$$

$$= \frac{1}{n} \sum_{i=1}^{n} (v_{i} - v_{0})^{2}$$
(26)

With *r* thus obtained is determined the precision *h* and the probability as the absolute value of the apparent error to be contained in the interval  $[a_0, b_0)$  with  $a_0 \ge 0$  is calculated with the relation

$$P(a_0 \le |\alpha_i| < b_0) = \overline{\Phi}(hb_0) - \overline{\Phi}(a_0)$$
<sup>(27)</sup>

For a number *n* of sufficient great measurements  $(n \rightarrow \infty)$  it can be appreciated as good the equalization of the probable value of the measuring parameter with the mean value of measurements.

Practically speaking, however, the number of measurements is finite, and as result, the arithmetic mean  $v_0$  is departed off the probable value  $v_p$  with an random error. On the basis of the previous relations, it may be deduced relations for the parameters that characterize this real state, the error  $S_r$  on the result, the probable error R of the result, the average error T and the value of the value of the limit random error  $\alpha_{lim}$ . These relations are:

$$S_{r} = \pm \sqrt{\sum_{i=1}^{n} \frac{u_{i}^{2}}{n(n-1)}}, \qquad R = \frac{2}{3}S_{r} \qquad ,$$
$$T = \pm \sqrt{\frac{2}{\pi}} \cdot S_{r} , \qquad \alpha_{lim} = 3S_{r} = 4,5R \qquad (28)$$

Choosing the interval for the variation of the random error [-3r, +3r), the probability that this error to be inside this interval will be obtained by the integration of the relation (27) between these limits. It results:

$$P(-3r \le \alpha_i < +3r) = 0.9972$$

This means that the random errors will be inside the interval [-3r, +3r) with a probability of 99.72 %.

The dispersion r of the measured value, of the speed v around the average value  $v_0$ , is, concomitantly, also the random error calculated with the little squares method. According to this method of determination of the measured error, the best estimate of the parameter v is the value for which the sum of the squares of the random errors is minimum. This means that the derivative of the sum of the squares of the random errors in report with the probable random value  $v_p$  is zero.

In these conditions,  $v_p = v_0$  and  $\alpha_i = u_i = v_i - v_0$ . It is seen that the value v for which the sum of the squares of the random errors is minimum represents the arithmetical mean  $v_0$  of the *n* experimental values  $v_i$ . The mean square error of the measurements, taking into account the random variable  $\xi$ , is

$$\sigma_{v} = \sqrt{\frac{1}{n} \sum_{i=1}^{n} (v_{i} - v_{0})^{2}} = r$$
(29)

and it can be appreciated that, the limits between which are situated the true value of the instant movement speed is given by the relation:

$$v = v_0 \pm r \tag{30}$$

In reality, the speed v is not directly determined, but through the measurement of the Doppler signal  $s_D$  and of its amplitude  $A_D$  (relation (3)). Because it has been supposed that for an instant speed v, n individual measurements are made, it is possible to say that the nvalues of the speed have been obtained through measuring directly n signals  $s_{Di}$  and n amplitudes  $A_{Di}$ , with i = 1, 2, ..., n. In this case the calculation of the random errors is modified. First of all, it has to determined the arithmetic mean value for each one of the two measurable variable directly:

$$s_{D0} = \frac{1}{n} \sum_{i=1}^{n} s_{Di}$$
 and  $A_{D0} = \frac{1}{n} \sum_{i=1}^{n} A_{Di}$  (31)

and then the mean square errors of the random errors are determined with the relations:

$$\sigma_{SD} = \sqrt{\frac{1}{n} \sum_{i=1}^{n} (s_{Di} - s_{D0})^2} \quad \text{and} \sigma_{AD} = \sqrt{\frac{1}{n} \sum_{i=1}^{n} (A_{Di} - A_{D0})^2}$$
(32)

According to relation (3), the dependency of v to the two measurable variable,  $s_D$  and  $A_D$ , is not a linear function but unlinear one (arcsin); in these conditions:

$$v = V(s_D, A_D) \tag{33}$$

\_

where

$$V(s_{D}, A_{D}) = \frac{v_{f}}{f_{2}} \cdot \frac{1}{8\pi} \cdot \frac{\partial}{\partial t} \left[ \arcsin\left(\frac{s_{D}}{A_{D}}\right) \right] =$$
  
=  $\mathbf{C} \cdot \frac{\partial}{\partial t} \left[ \arcsin\left(\frac{s_{D}}{A_{D}}\right) \right]$  (34)

because the parameters  $v_f$ ,  $f_2$  are not related to any random errors, they are determined from the beginning with a very good precision.

The errors at the two measurable variable directly are noted with

$$\alpha_i = s_{Di} - s_{D0}$$
 and  $\beta_i = A_{Di} - A_{D0}$  (35)  
with the mention as that  $\Sigma \alpha_i = \Sigma \beta_i = 0$ .

It results:

$$v_i = V(s_{Di}, A_{Di}) \text{ and} V(s_{D0} + \alpha_i, A_{D0} + \beta_i)$$
(36)

and developing in Taylor series the relation (36), in hypothesis that the  $\alpha_i$  and  $\beta_i$  errors have values smaller than 1, it is obtained :

$$\sigma_{pv} = \sqrt{s_{D0}^2 \cdot \sigma_{pSD}^2 + A_{D0}^2 \cdot \sigma_{pAD}^2}$$
(37)

So, in the conditions of indirect measuring of momentary speed using the two measurable variable directly,  $s_D$  and  $A_D$ , the value of the speed is:

$$v = V(s_{D0}, A_{D0}) \pm \sigma_{pv}$$
(38)

# **IV. CONCLUSIONS**

The theoretical consideration of the systematic and random errors, through experimentation proved to be correct and it demonstrated the good knowledge of the performing electronic equipment used, as well as the correct choice of the structure of the Doppler radiotelemetry system with active fixed referential for the telemetering of the small speed movements characteristics.

#### REFERENCES

[1] M. E. Tănase, C. I. Toma, D. T. Popa, I. Lie, "Doppler telemetry system for the evaluation of low speed movement in the atmosphere", Facta Universitatis (Niš), Ser.: Elec. Energ., Vol. 17, No. 3, 2004, pp. .313 - 324.

[2] I. Aron, R. Lungu, C. Cismaru, Aero-spatial navigation systems, Publishing House "Scrisul Românesc", Craiova, România, 1989. [3] M. S. Iarlîkov, Statisticeskaia teoria radionavigații, Izd. "Radio

I sviaz", Moskva, Russia, 1985.

[4] M. Tiron, Teoria erorilor de măsurare și metoda celor mai mici patrate, Editura "Tehnică", București, România, 1972.

Seria ELECTRONICĂ și TELECOMUNICAȚII TRANSACTIONS on ELECTRONICS and COMMUNICATIONS

Tom 51(65), Fascicola 1, 2006

# Controlling a Hi-Fi Audio Amplifier on I<sup>2</sup>C Bus Using Microcontroller AT89S8252

Petruț Duma, Luminița Scripcariu<sup>1</sup>

Abstract – The paper presents the hardware structure of a Hi-Fi audio amplifying chain consisting of a sound fader control circuit and a power amplifier, both digitally controlled by microcontroller AT89S825 on I2C bus.

The authors have built in practice this application within the university's laboratory. The user is able to control the operation the audio amplifier using switches and a LCD.

The command program that the authors wrote in assembly language, operates in real-time and presents the user with an interactive way to activate various features and to adjust the amplifier's parameters.

Keywords: Hi-Fi audio amplifier, sound fader control circuit, ATMEL microcontroller, I<sup>2</sup>C bus.

## I. INTRODUCTION

The basic structure of a Hi-Fi audio amplifier digitally controller using a microcontroller is shown in fig.1.

The notes have the following meanings: S – stereo audio signal source from compact disc player (CD), digital versatile disc (DVD), radio receiver (Tuner), television set (TV), cassette player (CAS), video cassette player/recorder (Video) and microphone (Mic); SFCC – sound fader control circuit; FPA – final power amplifier; I – interface of the control unit to the audio amplifier; UCC – command and control unit; AS – the audio speaker system, including both filters and loudspeakers (FLS – front left speaker, FRS – front right speaker, RLS – rear left speaker, RRS – rear right speaker); PS – the power supply unit.

## II. SOUND FADER CONTROL CIRCUIT

The audio signal is processed using a sound fader control circuit TEA6320, which is an integrated circuit designed for Hi-Fi play of stereo sound. The main features of this circuit are:

- possibility to select from four stereo signal sources and one mono source;

- interface for noise reduction circuits;

- interface for the use of an external equalizer;

- volume, balance and fader control;

- special loudness characteristics automatically controlled in combination with volume setting;

- bass and treble control;

- command of functions available on I<sup>2</sup>C bus;

- mute function, controlled by audio signal zero crossing, using  $I^2C$  bus and an external pin of the integrated circuit;

- internal power supply with power-on initializing circuit, etc.

The basic structure of the TEA6320 circuit is shown in figure 2; notes have the following meanings: SM input audio source selection multiplexer; V1LLC – V1 volume and loudness left control circuit; V1LRL – V1 volume and loudness right control circuit; BLC bass left control circuit; BRC - bass right control circuit; TLC - treble left control circuit; TRC - treble right control circuit; MFZCD - mute function zero cross detector; V2BFRLC – V2 volume, balance and fader rear left control circuit; V2BFRRC – V2 volume, balance and fader rear right control circuit;



<sup>1</sup> Technical University "Gh.Asachi" Iaşi, Faculty of Electronic and Telecomunications, Bd. Copou Nr. 11, Iaşi, e-mail: pduma@etc.tuiasi.ro



Fig. 2.

V2BFFLC - V2 volume, balance and fader front left control circuit; V2BFFRC - V2 volume, balance and fader front right control circuit;  $I^2C$ -R -  $I^2C$  bus receiver; LCC – circuit command and control logic; PS – power supply.

The maximal voltage level of the stereo signal input must not exceed 2 V for normal operation.

The volume control function is distributed on two sections, in the volume control block V1 of the first stage and in the volume control block V2 of the second stage. The volume control block of the first stage performs an amplification/attenuation of the audio signal ranging from +20 dB to -31 dB, with 1 dB step. The volume control block of the second stage performs an attenuation of the audio signal going from 0 dB to -50 dB, also with 1 dB step. Theoretically, the volume can be controlled from +20 dB to -86 dB, thus a dynamic range of 106 dB, but the producer only recommends a range between +20 dB and -66 dB, the dynamic range being limited to 86 dB.

The V1 volume control block includes also a loudness correction that uses an external RC filter, its characteristics depending on the values of the external components (20 K $\Omega$ , 8.2 nF, 2.2 K $\Omega$ , 150 nF). The loudness correction varies the frequency response of the first stage amplifier in order to obtain optimal audition at various volume levels. This feature is necessary because the sensibility of the human ear has non-linear variation in the audio frequency range. For a 20 dB amplification of the first stage amplifier, the filter is linear. The characteristics rises in the 32 dB range and reaches a maximum for a level of -12 dB, where it becomes constant even if the volume continues to drop.

The bass correction block requires only one 33nF capacitor for each channel. The capacitors, combined with the block's internal resistors, constitute a correction filter. The range of the bass corrector is between -15 dB and +15 dB with 1.5 dB step for a 40 Hz input signal.

The treble correction block requires a 5.6 nF capacitor for each channel that, in combination with the internal resistors, constitute the correction filter. The range of the treble corrector is between -12 dB and +12 dB with 1.5 dB step for a 15 KHz input signal.

The last control section for the audio signal is the second volume control stage. This section includes four independent attenuators, each on every of the following outputs: rear-left, front-left, front-right and rear-right. The functions performed by this block are volume, balance and fader control.

The mute function of the circuit has three operation modes:

- enable when connecting the corresponding circuit pin to a logical 0 level;

- quick enable through a command placed on  $I^2C$  bus by the command and control unit;

- enable by I<sup>2</sup>C bus when audio signal crosses zero; the maximal delay for audio signal zero crossing is 100 ms.

#### III. THE FINAL POWER AMPLIFIER

It consists of four Hi-Fi power amplifiers. Each one is built using the TDA2613 integrated circuit.

This circuit insures an audio signal pre-amplification, delivers the excitation currents for the final levels, performs a current amplification in the final levels, suppresses unwanted input signals which appear during power-on and power-off, insure thermal protection for the final levels and offers the possibility of symmetric or asymmetric voltage supply.

The structure of a power amplifier using symmetric voltage supply is shown in figure 3.

#### IV. THE COMMAND AND CONTROL UNIT

The command unit is equipped with the AT89S8252 microcontroller which includes, on a single chip, the following resources: a processor optimised for command and control applications, the 8 Kbytes

FLASH program memory, the 256 bytes RAM data memory, the 2 Kbytes EEPROM date memory, a memory space for special functions registers, four 8-bit parallel ports, three 16-bit counters, programmable hard watchdog timer, a unit for the serial asynchronous data communications (UART), serial peripheral interface (SPI), nine interrupt sources on two priority levels, internal oscillator ( $f_{max}$ =24MHz), etc.



From the previous enumeration one can notice that the microcontroller has a large number of inputs and outputs that allow a simple interfacing with other circuits.

The command unit (fig.4) includes around the microcontroller chip: a 20 MHz quartz crystal and two 30 pF capacitors for the clock oscillator, an RC group (10 K $\Omega$  and 10  $\mu$ F), a 1N4148 diode and a switch K for initialization, and two capacitors (100 nF and 10  $\mu$ F) for decoupling.

The command of the sound fader control circuit is made by microcontroller AT89S8252 through the serial interface  $I^2C$ . But the microcontroller does not feature this interface and it must be therefore implemented by software.

The communication between the microcontroller AT89S8252 as master and the sound fader control circuit as slave is made using port P0, that has opendrain lines, and two 10 K $\Omega$  resistors (fig.5).

The START condition is obtained by a high-to-low transition for the data signal SDA, while clock signal SCL is maintained in high. The STOP condition is determined by a low-to-high transition of the data signal, during which the clock signal is held in high.

The unidirectional line P0.0 of the microcontroller delivers the clock signal SCL. Connecting the microcontroller's output line P0.1 and input line P0.2 obtains the bidirectional data line SDA. When  $I^2C$  communication is not used, the clock and data lines are held in logical 1.



A data transfer on bus  $I^2C$  starts by generating the START condition, then continues by transmitting data and ends by generating the STOP condition by the master, as depicted in fig.6.



The data bits transmitted change during the low level of the clock signal. On the high level of the clock signal, the data is maintained stable. The data transmitted on  $I^2C$  bus is eight-bit long, the most significant bit being transmitted first. After transmitting eight data bits, the receiving circuit generates an acknowledge bit. Using a low level, the receiver informs the transmitter that it has received the data byte. During the acknowledgement bit, the master circuit generates the clock and its data line is maintained in the high level.

The slave receiver generates the acknowledgement bit after receiving each data byte and will not generate this bit if it is not able to receive data. In this situation, the master transmitter will initiate the STOP condition.

The data format on  $I^2C$  bus when the master microcontroller transmits towards the slave sound fader control circuit is depicted in fig.7; the notes are:





Fig. 7.

START - transmission initiation condition; MAD slave address byte; A - acknowledgement bit; SAD sub-address byte; DATA - data byte; STOP transmission termination condition.

The slave address byte of the sound fader control circuit has the value 80H=1000 0000B.

The sub-address byte has the role to select one function for the sound fader control circuit from the following: general volume control (V); fader control front right (FFR); fader control front left (FFL); fader control rear right (FRR); fader control rear left (FRL); bass control (B); treble control (T); sound selector control (S).

Table 1 contains the binary values of the functions from the sub-address byte. The five most significant bits are zero logical and the three last significant bits constitute the binary value of the function. Table 1

| 100101    |      |      |      |      |      |      |      |      |
|-----------|------|------|------|------|------|------|------|------|
| Functions | bit7 | bit6 | bit5 | bit4 | bit3 | bit2 | bit1 | bit0 |
| V         | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |
| FFR       | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 1    |
| FFL       | 0    | 0    | 0    | 0    | 0    | 0    | 1    | 0    |
| FRR       | 0    | 0    | 0    | 0    | 0    | 0    | 1    | 1    |
| FRL       | 0    | 0    | 0    | 0    | 0    | 1    | 0    | 0    |
| В         | 0    | 0    | 0    | 0    | 0    | 1    | 0    | 1    |
| Т         | 0    | 0    | 0    | 0    | 0    | 1    | 1    | 0    |
| S         | 0    | 0    | 0    | 0    | 0    | 1    | 1    | 1    |
|           |      |      |      |      |      |      |      |      |

The data byte for each selected function has the structure detailed in table 2; the notes in the table stand for: ZCM – zero crossing mode; LOFF – switch loudness on/off; GMU – mute control for all outputs. Table 2

| Functions | bit7 | bit6 | bit5 | bit4 | bit3 | Bit2 | bit1 | bit0 |
|-----------|------|------|------|------|------|------|------|------|
| V=00      | ZCM  | LOFF | V5   | V4   | V3   | V2   | V1   | V0   |
| FFR=01    | 1    | -    | FFR5 | FFR4 | FFR3 | FFR2 | FFR1 | FFR0 |
| FFL=02    | -    | -    | FFL5 | FFL4 | FFL3 | FFL2 | FFL1 | FFL0 |
| FRR=03    | -    | -    | FRR5 | FRR4 | FRR3 | FRR2 | FRR1 | FRR0 |
| FRL=04    | -    | -    | FRL5 | FRL4 | FRL3 | FRL2 | FRL1 | FRL0 |
| B=05      | -    | -    | -    | B4   | B3   | B2   | B1   | B0   |
| T=06      | -    | -    | -    | T4   | Т3   | T2   | T1   | T0   |
| S = 07    | GMU  | -    | -    | -    | -    | S2   | S1   | S0   |

Bits GMU and ZCM provide the mute function as follows:

- GMU=0 and ZCM=0 for direct mute off;

- GMU=0 and ZCM=1 for mute off delayed until next zero crossing;

- GMU=1 and ZCM=0 for direct mute on;

- GMU=1 and ZCM=0 for mute on delayed until next zero crossing;

LOFF bit switches the loudness control as follows:

- LOFF=0 - V1 volume control using loudness;

- LOFF=1 - linear V1 volume control.

The control bits for V1 general volume have binary values from 111111B to 001100B in order to provide

a level gain ranging between +20 dB and -31 dB with 1 dB step (table 3).

V0

| Table 3 |    |    |    |  |
|---------|----|----|----|--|
| G V1    | V5 | V4 | V3 |  |
| +20 db  | 1  | 1  | 1  |  |
|         |    |    |    |  |

| 120 UU | 1 | 1 | 1 | 1 | 1 | 1 |
|--------|---|---|---|---|---|---|
| +19 db | 1 | 1 | 1 | 1 | 1 | 0 |
| ••••   |   |   |   |   |   |   |
| 0 db   | 1 | 0 | 1 | 0 | 1 | 1 |
| ••••   |   |   |   |   |   |   |
| -31 db | 0 | 0 | 1 | 1 | 0 | 0 |

When loudness is on, the increment of the loudness characteristics is linear at every volume step in the range from +20 dB to -11 dB. The loudness characteristics stays constant for a gain ranging from -12 dB to -31 dB. For the binary values of the volume ranging from 001011B and 00000B, the gain steps between -28 dB and -31 dB are repeated.

The control bits for the second stage volume V2 provide on each separate channel i.e. fader front right, fader front left, fader rear right and fader rear left. The binary values from 111111B to 001000B provide a gain ranging from 0 dB to -55 dB with 1 dB step (table 4). Table 4

| uore i |      |      |      |      |      |      |
|--------|------|------|------|------|------|------|
| C $W2$ | FFR5 | FFR4 | FFR3 | FFR2 | FFR1 | FFR0 |
|        | FFL5 | FFL4 | FFL3 | FFL2 | FFL1 | FFL0 |
| 0.12   | FRR5 | FRR4 | FRR3 | FRR2 | FRR1 | FRR0 |
|        | FRL5 | FRL4 | FRL3 | FRL2 | FRL1 | FRL0 |
| 0 db   | 1    | 1    | 1    | 1    | 1    | 1    |
| -1 db  | 1    | 1    | 1    | 1    | 1    | 0    |
| -2 db  | 1    | 1    | 1    | 1    | 0    | 1    |
|        |      |      |      |      |      |      |
| -55 db | 0    | 0    | 1    | 0    | 0    | 0    |

The binary values from 000111B to 000000B for the volume control of second stage from any channel enable mute function. By soft volume may vary on each channel and left-right or front-rear balance function may be implemented.

The control bits for bass have binary values from 11011B to 00110B for a gain ranging from +15 db and -15 db with 1.5 db step (table 5). e 5

| Γ | a | b | 1 |
|---|---|---|---|
|   |   |   |   |

| 1 4010 0 |    |    |    |    |    |
|----------|----|----|----|----|----|
| G B      | B4 | B3 | B2 | B1 | B0 |
| +15 db   | 1  | 1  | 0  | 1  | 1  |
| +13.5 db | 1  | 1  | 0  | 1  | 0  |
|          |    |    |    |    |    |
| +1.5 db  | 1  | 0  | 0  | 1  | 0  |
| 0* db    | 1  | 0  | 0  | 0  | 1  |
| 0 db     | 1  | 0  | 0  | 0  | 0  |
| -1.5 db  | 0  | 1  | 1  | 1  | 1  |
|          |    |    |    |    |    |
| -13.5 db | 0  | 0  | 1  | 1  | 1  |
| -15 db   | 0  | 0  | 1  | 1  | 0  |

The binary values of the bass control ranging from 11111B to 11100B provide the +15 dB and +13.5 dB level, by means of repetition, while the values between 00101B and 00100B provide the -13.5dB and -15 dB levels. The numeric range between 00011B and 00000B disables the bass corrector.

The control bits for treble have binary values from 11001B to 01000B for a gain ranging from +12dB and -12dB with 1.5 dB step (table 6).

| l able 0 |    |    |    |    |    |  |
|----------|----|----|----|----|----|--|
| G T      | T4 | T3 | T2 | T1 | T0 |  |
| +12 db   | 1  | 1  | 0  | 0  | 1  |  |
| +10,5 db | 1  | 1  | 0  | 0  | 0  |  |
|          |    |    |    |    |    |  |
| +1,5 db  | 1  | 0  | 0  | 1  | 0  |  |
| 0* db    | 1  | 0  | 0  | 0  | 1  |  |
| 0 db     | 1  | 0  | 0  | 0  | 0  |  |
| -1,5 db  | 0  | 1  | 1  | 1  | 1  |  |
|          |    |    |    |    |    |  |
| -10,5 db | 0  | 1  | 0  | 0  | 1  |  |
| -12 db   | 0  | 1  | 0  | 0  | 0  |  |

Gain levels of +12 dB and +10.5 dB are obtained using repeatedly binary values of the treble control between 11111B and 11010B. The binary value range between 00111B and 00000B disables the treble corrector.

The binary value 00000B for bass and treble control is intended for the use of an external equalizer.

The input selection bits S connect one of the four stereo signals or the mono one, as detailed in table 7. Table 7

| Functions         | S2 | <b>S</b> 1 | S0 |
|-------------------|----|------------|----|
| Input stereo In 1 | 1  | 1          | 1  |
| Input stereo In 2 | 1  | 1          | 0  |
| Input stereo In 3 | 1  | 0          | 1  |
| Input stereo In 4 | 1  | 0          | 0  |
| Input mono In M   | 0  | I          | I  |

The commands of the Hi-Fi amplifier such as on/off, input selection, setting the audio source, the first stage volume control, the left-right, front-rear balance and the fader control are all displayed on a LCD.

A M1632, two rows, 16-characters/row display module is used. The circuit HD44780 included in the module performs the display control.

The display module is connected to the microprocessor using parallel input/output ports as in figure 8; characters having ASCII codes from 20H to 7FH can be displayed (uppercase and lowercase letters, digits and punctuation marks) but also a series of special characters having ASCII codes ranging from A0H to FFH. The main features of the display module are: internal character generator, display data memory, read/write memory access and various functions for clearing, moving the cursor in the upper-left corner, enabling/disabling the display or the cursor, cursor and display shifting, blinking display and so on.



current command from a list, while the other two switches ('+' increment, '-' decrement) are used to set the current numeric value.

The command program is interrupt-based and consists of a main program and a program sequence for interrupt requests treating.

The main program detects the switches' status, updates the software image of the process in the internal data memory of the microcontroller and displays the commands from a list on the display module.

The command list is:

| 1. POWER       |
|----------------|
| OFF            |
| ON             |
| 2.INPUT SELECT |
| In 1           |
| In 2           |

| DVD                |          |
|--------------------|----------|
| Tuner              |          |
| TV                 |          |
| CAS                |          |
| Video              |          |
| MIC                |          |
| 4. AUDIO CONTROL   |          |
| Volume             | +3db     |
| Balance left-righ  | $0 \ db$ |
| Balance front-rear | $0 \ db$ |
| Fader front right  | -3 db    |
| Fader front left   | -3 db    |
| Fader rear right   | -3 db    |
| Fader rear left    | -3 db    |
| Treble             | +12 db   |
| Bass               | +9 db    |
|                    |          |

CD

The EEPROM data memory of the microcontroller contains the updated values of the commands set by the user, which are not to be lost at power-off.

The program sequence for handling interrupt requests, issued every 0.1 ms, performs the communication on  $I^2C$  bus between the sound fader control circuit and the microcontroller.

#### V. CONCLUSIONS

The hardware structure of the Hi-Fi audio chain that the paper presents, consisting of the sound fader control circuit and the power amplifier, is digitally controlled by microcontroller AT89S8252.

This structure has a minimal hardware volume thanks to the circuit selected for the application, that present many integrated features.

The authors have built in practice this application within the "The Architecture of Systems Based on Microprocessors and Microcontrollers" university laboratory.

The microcontroller selected has an EEPROM nonvolatile data memory where the user settings for the audio chain functions are stored and updated, feature that compensates for the down-side of the missing I2C interface, since this interface was implemented by software. The command program, written by the authors using machine code language, operates in real-time and takes up to 4 Kbytes of Flash program memory, while the user data structure requires some 500 bytes of the data EEPROM memory.

The software designed by the authors gives the user access to an interactive solution, based on switches and LCD, to select functions with desired operating features and parameters.

#### REFERENCES

[1]. Căpățînă O., Proiectarea cu microcalculatoare integrate, Ed. Dacia, Cluj Napoca, 1992.

[2]. Hintz J.K., Tabak D., Microcontrollers. Arhitecture, Implementation and Programming, McGaw Hill, 1993.

[3]. Lance A. Leventhal, Programmation en langage assembleur, Ed. Radio, Paris, 1989.

[4]. Marian E., Montaje electronice Hi-Fi, Ed.Tehnică, București, 1999.

[5]. Peatmann B.J., Design with Microcontrollers, McGraw Hill, 1998.

[6]. Somnea D., Vlăduț T., Programarea în Assembler, Ed. Tehnică, București, 1992.

[7]. Duma P., Microcontrolerul INTEL 8051. Aplicații. Ed. "TEHNOPRESS", Iași, 2004.

[8]. XXX ATMEL, Family Microcontroller, Data Book, 1998.

[9]. XXX P'hilips, TEA6320 Data Sheet, 1995.

[10]. XXX SEIKO, M1632 Data Sheet, 1993.

[11]. XXX Texas Instruments, Data Book, 1992.

[12]. XXX TDA2613, Data Sheet, 1999.

Seria ELECTRONICĂ și TELECOMUNICAȚII TRANSACTIONS on ELECTRONICS and COMMUNICATIONS

Tom 51(65), Fascicola 1-2, 2006

# Logic Analyzer for Development Systems Equipped with AT89C51 Family Microcontroller

Petruț Duma<sup>1</sup>

Abstract – The paper describes the hardware structure of the interface used by a logic analyzer for testing development systems equipped with AT89C51 family microcontroller. The interface is connected to a command and control unit equipped with I80C51 microcontroller and to a personal computer. The command program perform execution and testing functions for instructions run on a tested system, instruction display functions at instruction cycle, semicycle, state, phase and clock levels, initialisation function for the tested microcontroller, as well as other general purpose functions.

Keywords: logic analyzer, development system, ATMEL microcontroller, command software.

## I. INTRODUCTION

The basic structure of a logic analyzer for a development system equipped with a microcontroller from AT89C51 family is shown in fig.1.



The logic analyzer consists of a command and control unit (UCC) - basically a development system (SD) equipped with microcontroller INTEL 80C51, the interface for the tested development system (I-SDT) and the tested development system itself (SDT), equipped with a microcontroller from AT89C51 family. The command and control unit communicates through the serial interface with a personal computer (PC).

## II. THE STRUCTURE OF THE TESTED DEVELOPMENT SYSTEMS

The development system based on the AT89C51 microcontroller has the structure shown in fig.2 Microcontroller AT89C51 is connected to a circuitry including a 11,0592 MHz quartz crystal and two 30pF

capacitors for the clock oscillator, an RC group (10 K $\Omega$  and 10  $\mu$ F), a 1N4148 diode and a switch K for initialisation, and two capacitors (100 nF and 10  $\mu$ F) for decoupling.

The system has external program memory and data memory, the pin /EA being therefore connected to logical 0. In order to address the external memory, the P2 port contains the high part of the address bus, while port P0 holds the low part of the address bus, multiplexed with the data bus. The low part of the address bus is latched using an 8-bit external register (74373), on the descending edge of the ALE signal. In this way the low part of the address bus is demultiplexed from the data bus, port P0 standing subsequently for data bus. The EPROM memory (27256) has a 32 KB capacity and is addressed in the memory space ranging from 0000H to 7FFFH by connecting the address bus BA15 to /CE and the signal /PSEN./RD to /OE. This is designed to make sure that programs are executed from the external memory and that data is also read from that memory.

The SRAM (55257) has a capacity of 32 KB and is addressed in the memory space from 8000H to FFFFH by connecting the inverted address line BA<sub>15</sub> to /CE and the signal /PR./WR=/PSEN./RD./WR to /OE. This connection scheme is designed to allow the execution of the programs from the external SRAM memory, but also the storage/retrieval of data from that same memory.

The logical levels from input (RxD)/output (TxD) of the serial interface are converted using circuit MAX232 in order to perform communication on a line with a personal computer.

## III. THE INTERFACE FOR THE TESTED DEVELOPMENT SYSTEM

The tested development system has a large number of digital signals that are to be processed by the command and control unit through interface I-SDT; these digital signals are:

- port P0 – provides the low part of the address bus multiplexed with the data bus;

- port P1 – used as input/output port;

- port P2 – provides the high part of the address bus;

<sup>&</sup>lt;sup>1</sup> Technical University "Gh.Asachi" Iaşi, Faculty of Electronic and Telecomunications, Bd. Copou Nr. 11, Iaşi, e-mail: pduma@etc.tuiasi.ro



- port P3 – provides input RxD and output TxD of the serial interface, inputs for external interrupts /INT0, /INT1, inputs of counters T0, T1, outputs for the command signals /RD (read from the external data memory) and /WR (write in the external data memory);

- the low part of the address bus LAdr;

- the command and control signals SCC of the tested microcontroller: /EA (external program memory selection), ALE (de-multiplex of the low part of address bus from data bus), /PSEN (read the instruction code from the external program memory), XTAL1, XTAL2 (the test oscillator signals), Vcc and GND (microcontroller power supply).

Other tested development systems equipped with other types of microcontrollers from the same family might have in addition two ports, P4 and P5, used as input/output ports.

The command and control unit processes these signals using a 64-input analog multiplexer (fig. 3.).



Fig. 3.

The multiplexer consists of four 4067 analog multiplexers with 16 outputs and one 4051 analog multiplexer with 8 inputs. The address of the 64-input analog multiplexer is provided by port P4 of the command and control unit through buffer 7407 that have the role to translate voltage levels. The multiplexer inputs are connected to the digital signals of the tested development system according to table 1. Table 1

|    | Input MUX | Digital signal       |
|----|-----------|----------------------|
| 1  | In 0      | $P0.0 = BA_0 / BD_0$ |
| 2  | In 1      | $P0.1 = BA_1 / BD_1$ |
|    |           |                      |
| 8  | In 7      | $P0.7 = BA_7 / BD_7$ |
| 9  | In 8      | P1.0                 |
| 10 | In 9      | P1.1                 |
|    |           |                      |
| 16 | In 15     | P1.7                 |
| 17 | In 16     | $P2.0 = BA_8$        |
| 18 | In 17     | $P2.1 = BA_9$        |
|    |           |                      |
| 24 | In 23     | $P2.7 = BA_{15}$     |
| 25 | In 24     | P3.0 = RxD           |
| 26 | In 25     | P3.1 = TxD           |
| 27 | In 26     | P3.2 = /INT0         |
| 28 | In 27     | P3.3 = /INT1         |
| 29 | In 28     | P3.4 = T0            |
| 30 | In 29     | P3.5 = T1            |
| 31 | In 30     | P3.6 = /WR           |
| 32 | In 31     | P3.7 =/RD            |
| 33 | In 32     | $BA_0$               |
| 34 | In 33     | BA <sub>1</sub>      |
|    |           |                      |
| 40 | In 39     | BA <sub>7</sub>      |
| 41 | In 40     | SCC.0 = /EA          |
| 42 | In 41     | SCC.1 = ALE          |
| 43 | In 42     | SCC.2 = /PSEN        |
| 44 | In 43     | SCC.3 = XTAL2        |
| 45 | In 44     | SCC.4 = XTAL1        |
| 46 | In 45     | SCC.5 = RST          |
| 47 | In 46     | SCC.6 = Gnd          |
| 48 | In 47     | SCC.7 = Vcc          |
| 49 | In 48     | P4.0                 |
| 50 | In 49     | P4.1                 |
|    |           |                      |
| 56 | In 55     | P4.7                 |
| 57 | In 56     | P5.0                 |
| 58 | In 57     | P5.1                 |
|    |           |                      |
| 64 | In 63     | P5.7                 |

The digital signals can have correct or incorrect voltage levels; specifically, the logical 0 level must be

lower that 0.8 V, logical 1 level must generally be higher that 2.4 V, except for logical 1 of signals RST and XTAL1 which should be no less than 3.5 V, while the power supply voltage must range between 4.75 V and 5.25 V.

In order to validate these conditions, the hardware structure required must compare the output Out of the analog multiplexer to voltage levels 0.8 V, 2.4 V, 3.5 V, 4.75 V and 5.25 V (fig.3).

This hardware structure consists of 339 comparators that have their inputs In+ connected to output Out of the analog multiplexer, and the In- inputs the standard comparison voltages delivered by a voltage reference adequately divided using multi-tour potentiometers.

The comparators' outputs are connected to port P1 of the command and control unit, and the logical levels obtained can be interpreted as in table 2.

| P1.4                  | P1.3 | P1.2 | P1.1   | P1.0        | Describe            |
|-----------------------|------|------|--------|-------------|---------------------|
| 0                     | 0    | 0    | 0      | 0           | 0 logical (< 0.8V)  |
| 0                     | 0    | 0    | 1      | 1           | 1 logical (>2.4V)   |
| 0                     | 0    | 1    | 1      | 1           | 1 logical (> 3.5V)* |
| 0                     | 1    | 1    | 1      | 1           | 4.75V < Vcc < 5,25V |
| any other combination |      |      | binati | wrong level |                     |

\* for RST and XTAL1 signals

The interface must provide the clock signal and the initialisation signal for the tested development system (fig.4).



An open-collector buffer (7407) is used in order to provide the clock signal, delivering a logical 1 voltage higher that 3.5 V. The command of the clock oscillator from the tested system is applied to XTAL1 using bit P5.1 of the command and control unit.

The quartz crystal must be removed from the tested development system in order to apply a software-generated clock.

The initialisation of the tested development system is made using an open-collector buffer (7407) and a transistor BC177. A logical 0 to the buffer's input, applied by bit P5.0 of the command and control unit determines transistor T to saturate and a voltage level of +5V-U<sub>CEsat</sub> (higher than 3.5V) is applied to input RST of the microcontroller. It is required that the initialisation signal is active for at least 24 clock periods. A logical 1 applied to the buffer's input determines transistor T to block and a logical 0 to be delivered to input RST after 10  $\mu$ F capacitor C of the initialisation circuit is loaded. The microcontroller of the tested development system terminates the initialisation cycle, and then starts the execution of the program from address 0000H of the external program memory.

## IV. THE EXECUTION OF THE INSTRUCTIONS STORED IN THE EXTERNAL PROGRAM MEMORY

After the microcontroller of the tested development system is initialised based on the signals softwareprovided by the command and control unit, the instructions stored in the external program memory are executed starting from address 0000H. The AT89C51 microcontroller family has one, two or three-byte long instructions. The first byte always consists of the instruction code, while the following one or two represent data, an address, a relative displacement, etc. An instruction is executing during an instruction cycle (CI) that consists of one, two or four machine cycles (CM) (table 3). Table 3

| 1 4010 5  |                    |  |  |  |
|-----------|--------------------|--|--|--|
| No. bytes | No. machine cycles |  |  |  |
| 1         | 1                  |  |  |  |
| 1         | 2                  |  |  |  |
| 1         | 4                  |  |  |  |
| 2         | 1                  |  |  |  |
| 2         | 2                  |  |  |  |
| 3         | 2                  |  |  |  |

Any machine cycle consists of six states (S1, S2,... S6), each of them including two phases (P1 and P2). A phase corresponds to one clock period. The command and control unit provides the clock of the tested system by software, and for each level of the clock signal, it loads in the system's memory all the digital signals through the analog multiplexer and the comparators.

The general time diagram including all the command signals for the execution from the program memory of a one, two or three-byte instruction in one, two or four machine cycles is shown in fig. 5. This diagram does not cover the MOVX instruction that addresses the external data memory.

The time diagrams with all command signals for the execution of an instruction stored in the external program memory, that reads or writes data in the external memory (MOVX) are shown in fig. 6 and fig.7.

#### V. THE COMMAND PROGRAM COMMANDS

The command program is loaded into the command and control unit from the personal computer, through the serial interface and is executed automatically. First it is executed the initialization sequence, which loads the system variables, defines the data memory zone, clears the console screen and displays a program launch message.

The program then enters a loop designed to interrogate the keyboard, during which various user commands may be input. The program collects the user command, tests the command syntax and then executes it. After the user command execution, the keyboard interrogation loop is resumed, waiting for a new command.



Fig. 5.



Fig. 7.

The logic analyzer commands syntax and their summary description are briefly presented below. A. – displays on the console the list of commands

accepted by the logic analyzer;

B. – selects the resources of the tested microcontroller that are to be displayed also at bit level;

DI. – displays the last instruction executed (address, instruction code, the second and the third instruction byte, mnemonic);

DC – displays the last instruction executed at semicycle level;

DS. - displays the last instruction executed at state level;

DP. - displays the last instruction executed at phase level;

DX. - displays the last instruction executed at clock level;

GX. – executes the current instruction at clock level;

GP. – executes the current instruction at phase level;

GS. – executes the current instruction at state level;

GC. – executes the current instruction at semi-cycle level;

GI. - executes integrally the current instruction;

GNp1 – executes p1 instructions on the tested system; GAp1 – executes instructions on the tested system up to address p1;

Q. – exits the command program to the monitor program;

R. – initialises the tested microcontroller and executes the instruction stored at address 0000H.

The command program signalises incorrect voltage levels of any signal from the tested system and incorrect activation/de-activation logic of these signals.

### VI. CONCLUSIONS

The interface of the logic analyzer described has a minimal hardware structure, it was build in practice and has proven itself a useful testing tool for development systems equipped with microcontroller AT89C51. Development systems can be tested if they are based on microcontrollers from this family and have no more than 6 parallel ports.

The command program uses a memory area of some 10 KB and features particularly useful functions.

The logic analyzer described can also be used to test application systems equipped with any AT89C51 family microcontroller, requiring adequate adjustment of the command program.

#### REFERENCES

[1]. Căpățînă O., Proiectarea cu microcalculatoare integrate, Ed. Dacia, Cluj Napoca, 1992.

[2]. Hintz J.K., Tabak D., Microcontrollers. Arhitecture, Implementation and Programming, McGaw Hill, 1993.

[3]. Duma P., Microcontrolerul INTEL 8051. Aplicații. Ed.

"TEHNOPRESS", Iași, 2004.

[4]. Peatmann B.J., Design with Microcontrollers, McGraw Hill, 1998.

[5]. Somnea D., Vlăduț T., Programarea în Assembler, Ed. Tehnică, București, 1992.

[6]. Sztojanov I., Borcoci E., Tomescu N., Bulik D., Petrec M.,

Petrec C., De la poarta TTL la microprocesor, Ed. Tehnică, București, 1987.

[7]. XXX ATMEL AT89C51 Family Microcontroller, Data Book, 1998.

[8]. XXX Texas Instruments, Data Book, 1992.

# **Index of Authors**

Abass A.-M. A., fasc. 1, p. 22; Adafinoaiei Victor, fasc.2, p. 63; Adam Ioana, fasc. 2, p. 14; Ahmed M.A. Mahmoud, fasc. 1, p. 22; Ajo M. A., fasc. 2, p. 34; Alexa Dimitrie, fasc. 1, p. 142, fasc. 1, p. 219; Alexandrescu A., fasc. 1, p. 219; Alkoshery A.D., fasc. 1, p. 22; Arsinte Radu, fasc. 2, p. 173, fasc. 2, p. 181; Atto Abdourrahmane M., fasc. 2, p. 123; Axel Gräser, fasc. 1, p. 89; Băbăiță Mircea, fasc. 1, p. 136; Balta Adriana, fasc. 1, p. 74; Balta Horia G., fasc. 1, p. 74, fasc. 2, p. 113, fasc. 2, p. 140, fasc. 2, p. 199; Banciu Marian Gabriel, fasc. 1, p. 132; Beldianu Spiridon Florin, fasc. 2, p. 28; Bogdan Ion, fasc. 2, p. 54; Böhnke Kay, fasc. 1, p. 64; Bora Mircea, fasc. 2, p. 14; Borda Monica, fasc. 2, p. 34, fasc. 2, p. 50, fasc. 2, p. 85, fasc. 2, p. 146; Bousserhane I. K., fasc. 1, p. 95, fasc. 1, p. 146; Buza Ovidiu, fasc. 2, p. 81; Căleanu Cătălin D., fasc. 1, p. 205; Campean Mircea-Radu, fasc. 2, p. 50; Campeanu Andrei, fasc. 1, p. 154, fasc. 2, p. 69; Căruntu Alexandru, fasc. 2, p. 81, fasc. 2, p. 204; Cernăianu Doina, fasc. 2, p. 208; Chioreanu Adrian, fasc. 2, p. 185; Chiper Doru Florin, fasc. 2, p. 9; Chiper R., fasc. 1, p. 219; Chiriac Adrian, fasc. 1, p. 74 Ciochină Silviu, fasc. 2, p. 19, fasc. 2, p. 23; Cîrlugea Mihaela, fasc. 1, p. 32, fasc. 1, p. 158, fasc. 1, p. 178; Ciugudean Mircea, fasc. 1, p. 209; Cleju Ioan, fasc. 2, p. 54; Constantinescu Mihai, fasc. 2, p. 208; Cornu Cédric, fasc. 2, p. 189; Cososchi Ștefan, fasc. 1, p. 59; Crainic Monica Sabina, fasc. 1, p. 28; Croitoru Victor, fasc. 2, p. 208; De Baynast Alexandre, fasc. 2, p. 113, fasc. 2, p. 140; De Sabata Aldo, fasc. 1, p. 44; Dobrota Virgil, fasc. 2, p. 163; Doicaru Elena, fasc. 1, p. 191; Domingo-Pascual Jordi, fasc. 2, p. 163; Douillard Catherine, fasc. 2, p. 199; Dughir Ciprian, fasc. 1, p. 49, fasc. 1, p. 164, fasc. 1, p. 199; Duma Petrut, fasc. 1, p. 229, fasc. 1, p. 235; Elgendy Ossama, M., fasc. 1, p. 22; Enescu Andrei, A. fasc. 2, p. 97; Fazakas Albert, A., fasc. 1, p. 178; Fazakas Albert, fasc. 1, p. 158; Fericean G., fasc. 2, p. 34; Feștilă Lelia, fasc. 1, p. 32, fasc. 1, p. 116, fasc. 1, p. 121, fasc. 1, p. 178; Filipescu Vintilă Florin, fasc. 1, p. 38; Florea Mihail, fasc. 1, p. 142; Florin Sandu, fasc. 2, p. 103; Fuiorea Daniela, fasc. 2, p. 77;

Gabrea Marcel, fasc. 2, p. 158; Gal János, fasc. 1, p. 154, fasc. 2, p. 69; Gășpăresc Gabriel, fasc. 1, p. 49, fasc. 1, p. 164, fasc. 1, p. 199; Gavrincea Ciprian, fasc. 1, p. 5; Gontean Aurel, fasc. 1, p. 215; Goras Tecla, fasc. 1, p. 219; Gordan Mihaela, fasc. 1, p. 32; Grindei Laura, fasc. 2, p. 185; Groza Robert, fasc. 1, p. 121; Gui Vasile, fasc. 2, p. 77; Hazzab A., fasc. 1, p. 95, fasc. 1, p. 146; Hintea Sorin, fasc. 1, p. 69, fasc. 1, p. 116, fasc. 1, p. 121, fasc. 1, p. 158; Hritcu Aliosa V., fasc. 1, p. 188; Ignea Alimpie, fasc. 1, p. 111, fasc. 2, p. 38; Ioana Cornel, fasc. 2, p. 189; Isar Alexandru, fasc. 2, p. 123, fasc. 2, p. 146; Ivan Corina M., fasc. 1, p. 53, fasc. 1, p. 106; Jarrot Arnaud, fasc. 2, p. 189; Jurca Lucian, fasc. 1, p. 209; Kamli M., fasc. 1, p. 95, fasc. 1, p. 146; Kleinkes M., fasc. 1, p. 111; Kotzian Jiri, fasc. 1, p. 79; Kovaci Maria, fasc. 2, p. 113, fasc. 2, p. 140, fasc. 2, p. 199; Krejcar Ondrej, fasc. 2, p. 135; Lascu Dan, fasc. 1, p. 11, fasc. 1, p. 16, fasc. 1, p. 106; Lascu Mihaela, fasc. 1, p. 16; Lazar Alexandru, fasc. 1, p. 142; Lazar Georgian Alexandru, fasc. 1, p. 142; Lazar Luminita Camelia, fasc. 1, p. 142; Léonard François, fasc. 2, p. 189; Lojewski George, fasc. 1, p. 132; Lucaciu Radu, fasc. 2, p. 113; Lupu Eugen, fasc. 2, p. 177, fasc. 2, p. 181; Machacek Zdenek, fasc. 1, p. 126; Maiorescu Andrei, fasc. 2, p. 54; Manolescu Anca, fasc. 1, p. 174; Manolescu Anton, fasc. 1, p. 174; Maranescu Valentin-Ioan, fasc. 1, p. 205; Matekovits Ladislau, fasc. 1, p. 44; Mazari B., fasc. 1, p. 95, fasc. 1, p. 146; Mereuță Şerban, fasc. 2, p. 173; Mihalcea Vlad, fasc. 2, p. 185; Militaru Nicolae, fasc. 1, p. 132: Mischievici Dragoş, fasc. 2, p. 208; Munteanu Valeriu, fasc. 2, p. 119, fasc. 2, p. 169; Nafornita Corina, fasc. 2, p. 146; Nafornita Ioan, fasc. 2, p. 69, fasc. 2, p. 85, fasc. 2, p. 195; Nafornita Miranda M., fasc. 2, p. 140; Neddermeyer W., fasc. 1, p. 111; Negoițescu Dan, fasc. 1, p. 11, fasc. 1, p. 16; Nica Alina, fasc. 2, p. 81, fasc. 2, p. 204; Obreja Serban-Georgica, fasc. 2, p. 129; Oltean Gabriel, fasc. 1, p. 69; Oltean Ioana, fasc. 1, p. 69; Oltean Marius, fasc. 2, p. 14, fasc. 2, p. 63; Oniga Stefan, fasc. 1, p. 5; Orefice Mario, fasc. 1, p. 44; Oteșteanu Marius, fasc. 1, p. 215; Orza Bogdan, fasc. 2, p. 185; Palade Tudor, fasc. 2, p. 103;

Paleologu Constantin, fasc. 2, p. 97; Papazian Petru, fasc. 1, p. 136; Pastor Dominique, fasc. 2, p. 123; Paun Adrian-Florin, fasc. 2, p. 129; Perișoară Lucian Andrei, fasc. 2, p. 73; Pescaru Dan, fasc. 2, p. 77; Petrescu Teodor, fasc. 1, p. 132; Petrichei A., fasc. 1, p. 219; Pirinoli Paola, fasc. 1, p. 44; Pletea I., fasc. 1, p. 219; Pletea I.V., fasc. 1, p. 219; Pop Bogdan, fasc. 2, p. 103; Pop Petre G., fasc. 2, p. 177; Popa Cosmin, fasc. 1, p. 101, fasc. 1, p. 174; Popescu Viorel, fasc. 1, p. 11, fasc. 1, p. 16, fasc. 1, p. 53, fasc. 1, p. 83, fasc. 1, p. 106, fasc. 1, p. 136; Popo Rodion, fasc. 1, p. 170, fasc. 1, p. 197; Popovici Adrian, fasc. 1, p. 136; Preda Radu O., fasc. 2, p. 58; Pucher Karl, fasc. 1, p. 9; Pucher Robert, fasc. 1, p. 9; Puschita Emanuel, fasc. 2, p. 103; Quinquis André, fasc. 2, p. 189; Rahli M., fasc. 1, p. 95, fasc. 1, p. 146; Raileanu Adrian, fasc. 2, p. 109; Ristić Danijela, fasc. 1, p. 89; Rodellar Victoria, fasc. 2, p. 34; Roebrock Philipp, fasc. 1, p. 184; Rugină Sandra, fasc. 1, p. 215; Rus Cristian Matei, fasc. 1, p. 116; Salagean Marius, fasc. 2, p. 195; Sandu Ionut, fasc. 2, p. 163; Sârbu-Doagă Georgiana, fasc. 1, p. 215; Schiop Adrian, fasc. 1, p. 83; Schnell M., fasc. 1, p. 111; Scripcariu Luminita, fasc. 1, p. 229; Serafin Petru, fasc. 2, p. 38; Sîrbu Adriana, fasc. 2, p. 54; Slanina Zdenek, fasc. 1, p. 79, fasc. 2, p. 152; Slavnicu Stefan, fasc. 2, p. 23; Srovnal Vilem, fasc. 1, p. 79, fasc. 1, p. 126, fasc. 2, p. 152; Stoian Rodica, fasc. 2, p. 73, fasc. 2, p. 109; Stoica Liliana, fasc.2, p.5, fasc. 2, p. 44; Strungaru Rodica, fasc. 1, p. 59; Szolga Lorant, fasc. 1, p. 121; Szolga Lorant Andras, fasc. 1, p. 32; Tarniceriu Daniela, fasc. 2, p. 119, fasc. 2, p. 169; Terebes Romulus, fasc. 2, p. 85; Tisan Alin, fasc. 1, p. 5; Toderean Gavril, fasc. 2, p. 81, fasc. 2, p. 204; Todica Valeriu, fasc. 2, p. 91; Toma Corneliu I., fasc. 1, p. 205, fasc. 1, p. 223, fasc. 2, p. 77; Tomoroga Mircea, fasc. 1, p. 209; Trestian Ionut, fasc. 2, p. 163; Udrea Radu M., fasc. 2, p. 19, fasc. 2, p. 58; Ungureanu G. Mihaela, fasc. 1, p. 59; Vaida Mircea-Florin, fasc. 2, p. 91; Vizireanu Dragoş. N., fasc. 2, p. 19, fasc. 2, p. 58; Vlad Mihai, fasc. 2, p. 163; Vladeanu Calin, fasc. 2, p. 97, fasc. 2, p. 113; Vlaicu Aurel, fasc. 2, p. 185.