Please use this identifier to cite or link to this item: https://dspace.upt.ro/xmlui/handle/123456789/3763
Title: A linear systolic array architecture for a VLSI implementation of type IV discrete cosine transform [articol] /
Authors: Chiper, Doru Florin
Teodorescu, Tiberiu
Subjects: Type IV discrete cosine transform
Systolic algorithms
Systolic architectures
Issue Date: 2004
Publisher: Timişoara: Editura Politehnica
Citation: Chiper, Doru Florin. A linear systolic array architecture for a VLSI implementation of type IV discrete cosine transform. Timişoara: Editura Politehnica, 2004
Series/Report no.: Buletinul ştiinţific al Universităţii „Politehnica” din Timişoara, România. Seria electronică şi telecomunicaţii, Tom 49(63), fasc. 1 (2004), p. 112-116
Abstract: An efficient design approach to derive a linear systolic array architecture for a prime length type IV discrete cosine transform is presented. This approach is based on a VLSI algorithm that uses a circular correlation structure. The proposed algorithm is then mapped onto a linear systolic array with a small number of I/O channels and low I/O bandwidth that can be efficiently implemented into a VLSI chip. A highly efficient VLSI chip can be thus obtained that outperforms others in the architectural topology, computing parallelism, processing speed, hardware complexity and I/O costs.
URI: http://primo.upt.ro:1701/primo-explore/fulldisplay?docid=40TUT000137577&context=L&vid=40TUT_V1&lang=ro_RO&search_scope=40TUT&adaptor=Local%20Search%20Engine&tab=default_tab&query=any,contains,A%20linear%20systolic%20array%20architecture%20for%20a%20VLSI%20implementation%20of%20type%20IV%20discrete%20cosine%20transform&sortby=rank&offset=0 Link Primo
Appears in Collections:Articole științifice/Scientific articles

Files in This Item:
File Description SizeFormat 
BUPT_ART_Chiper_f.pdf562.26 kBAdobe PDFView/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.