Please use this identifier to cite or link to this item: https://dspace.upt.ro/xmlui/handle/123456789/6525
Full metadata record
DC FieldValueLanguage
dc.contributor.authorReddy, B. Naresh Kumar-
dc.date.accessioned2024-09-11T08:58:27Z-
dc.date.available2024-09-11T08:58:27Z-
dc.date.issued2020-
dc.identifier.citationReddy, B. Naresh Kumar. Energy- and reliability-aware mapping for NOC-based architectures. Timişoara: Editura Politehnica, 2020.en_US
dc.identifier.issn1582-4594-
dc.identifier.urihttps://dspace.upt.ro/xmlui/handle/123456789/6525-
dc.description.abstractThere has been broad research on Task scheduling and mapping on a Multi-Processor System on Chip (MPSoC). In any case, none considers the optimization of communication types, which can fundamentally in uence communication energy and performance. Proposed work targets ongoing ap-plications which are mapped dynamically on NoC based architectures. We address precisely the energy and reliability aware mapping issues for NoC based architectures and propose an e cient technique to solve it. Moreover, the proposed technique takes into consideration new applications to be added to the system with insigni cant inter-processor communication overhead. Ex-perimental results shows that proposed technique gains not only a signi cant reduction in communication energy but also improvement in reliability.en_US
dc.language.isoenen_US
dc.publisherTimișoara : Editura Politehnicaen_US
dc.relation.ispartofseriesJournal of Electrical Engineering;Vol 20 No 5-
dc.subjectMulti-Processor System on Chipen_US
dc.subjectNOC-based architecturesen_US
dc.titleEnergy- and reliability-aware mapping for NOC-based architectures [articol]en_US
dc.typeArticleen_US
Appears in Collections:Articole științifice/Scientific articles

Files in This Item:
File Description SizeFormat 
BUPT_ART_Reddy_f.pdf585.32 kBAdobe PDFView/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.