Please use this identifier to cite or link to this item:
https://dspace.upt.ro/xmlui/handle/123456789/6693
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Krishnammal, V.P. | - |
dc.contributor.author | Vijaya Kumari, V | - |
dc.contributor.author | Jobin Christ, M.C. | - |
dc.date.accessioned | 2024-10-01T10:19:03Z | - |
dc.date.available | 2024-10-01T10:19:03Z | - |
dc.date.issued | 2019 | - |
dc.identifier.citation | Krishnammal, V.P.; Vijaya Kumari, V; Jobin Christ, M.C.: Comparative analysis of power by incorporating flipflops in PID controller. Timişoara: Editura Politehnica, 2019. | en_US |
dc.identifier.issn | 1582-4594 | - |
dc.identifier.uri | https://dspace.upt.ro/xmlui/handle/123456789/6693 | - |
dc.description.abstract | Proportional-Integral-Derivative (PID) control is widely used in industries such as chemical, petrochemical, robotics etc, since this control algorithm has been universally accepted in most of the industrial control. There are many factors that makes PID controller most popular, such as its low cost, easy maintenance and its robustness in a large range of operating condition. Razor flip-flops are incorporated to improvise the PID’s performance, by detecting and correcting the timing errors on critical path. A novelty has been introduced in the proposed methodology, which involves a Flip Flop called Razor Clock Gated Flip Flop (RCGFF) by using Pulse-Triggered Flip-Flop. This proposed outlook reduces the timing error and improves the integrated sequential circuits’ robustness. RCGFF has been used to achieve high-precision, high-speed, power reduction in static and average power consumption in PID controller. This procedure is appropriate for low power and data communication in PID controller. The proposed RCGFF is associated with preceding work such as Semi-Dynamic Flip-Flop (SDFF), Dynamic Data Flip-Flop (DDFF), Hybrid Latch Flip-Flop (HLFF) and Clocked CMOS Flip-Flop (CCMOS) in terms of attributes like power consumption, Power Delay Product (PDP), time delay and area. Results are authenticated by simulations, the proposed method achieves 74% of power reduction comparing to conventional existing design, by means of IBM 130 nm with 1.8 supply voltage. | en_US |
dc.language.iso | en | en_US |
dc.publisher | Timișoara : Editura Politehnica | en_US |
dc.relation.ispartofseries | Journal of Electrical Engineering;Vol 19 No 5 | - |
dc.subject | Flip Flops | en_US |
dc.subject | Proportional-Integral-Derivative (PID) controller | en_US |
dc.subject | Pulse-Triggered Flip-Flop | en_US |
dc.subject | Razor | en_US |
dc.subject | Timing error | en_US |
dc.title | Comparative analysis of power by incorporating flipflops in PID controller [articol] | en_US |
dc.type | Article | en_US |
Appears in Collections: | Articole științifice/Scientific articles |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
BUPT_ART_Krishnammal_f .pdf | 750.9 kB | Adobe PDF | View/Open |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.