DSpace Repository

CMOS multiplier circuit with improved linearity [articol]

Show simple item record

dc.contributor.author Popa, Cosmin
dc.date.accessioned 2020-04-09T06:16:17Z
dc.date.accessioned 2021-03-01T08:39:34Z
dc.date.available 2020-04-09T06:16:17Z
dc.date.available 2021-03-01T08:39:34Z
dc.date.issued 2008
dc.identifier.citation Popa, Cosmin. CMOS multiplier circuit with improved linearity. Timişoara: Editura Politehnica, 2008 en_US
dc.identifier.uri http://primo.upt.ro:1701/primo-explore/search?query=any,contains,CMOS%20multiplier%20circuit%20with%20improved%20linearity&tab=default_tab&search_scope=40TUT&vid=40TUT_V1&lang=ro_RO&offset=0 Link Primo
dc.description.abstract An original voltage multiplier circuit will be presented. The circuit is implemented in 0.35 µm CMOS technology and, in order to improve its frequency response, it is based exclusively on MOS transistors working in saturation region. The utilization of a FGMOST (Floating Gate MOS Transistor) for replacing the classical MOS devices allows obtaining an important reduction of the circuit complexity and, as a result, of the silicon occupied area. The SPICE simulation using the previous mentioned technological parameters confirms the theoretical estimated results, showing an excellent linearity of the new proposed CMOS voltage multiplier circuit. en_US
dc.language.iso en en_US
dc.publisher Timişoara:Editura Politehnica en_US
dc.relation.ispartofseries Seria electronică şi telecomunicaţii;Tom 53(67), fasc. 1 (2008)
dc.subject Equivalent FGMOS device en_US
dc.subject Linearization technique en_US
dc.subject Multiplier circuit en_US
dc.title CMOS multiplier circuit with improved linearity [articol] en_US
dc.type Article en_US


Files in this item

This item appears in the following Collection(s)

Show simple item record

Search DSpace


Advanced Search

Browse

My Account