DSpace Repository

New reducing complexity techniques for computational circuits using bulk-driven subthreshold-operated and FGMOS devices [articol]

Show simple item record

dc.contributor.author Popa, Cosmin
dc.date.accessioned 2021-12-13T11:54:00Z
dc.date.available 2021-12-13T11:54:00Z
dc.date.issued 2004
dc.identifier.citation Popa, Cosmin. New reducing complexity techniques for computational circuits using bulk-driven subthreshold-operated and FGMOS devices . Timişoara: Editura Politehnica, 2004 en_US
dc.identifier.uri http://primo.upt.ro:1701/primo-explore/search?query=any,contains,New%20reducing%20complexity%20techniques%20for%20computational%20circuits%20using%20bulk-driven%20subthreshold-operated%20and%20FGMOS%20devices&tab=default_tab&search_scope=40TUT&vid=40TUT_V1&lang=ro_RO&offset=0 Link Primo
dc.description.abstract Four computational circuits realized for MOS technology, implementing multiplier/divider, exponential, squaring functions and Euclidean distance will be presented. The multiplier/divider circuit is designed using bulk-driven subthreshold- operated MOS transistors in order to reduce the circuit complexity and to respond, also, to the low-power requirements. The circuit output current is independent on process parameters. A new method for reducing the approximation error caused by a limited expansion in Taylor series of the exponential function will be presented, having the advantage of obtaining a very good frequency response as a result of the operation in saturation of MOS transistors. The MOS implementation of the squaring function based on a new principle using the arithmetic mean of the input potentials, as well as an original realization of the Euclidean distance function independent on technological parameters will be further described. en_US
dc.language.iso en en_US
dc.publisher Timişoara : Editura Politehnica en_US
dc.relation.ispartofseries Buletinul ştiinţific al Universităţii „Politehnica” din Timişoara, România. Seria electronică şi telecomunicaţii, Tom 49(63), fasc. 1 (2004), p. 126-130
dc.subject Approximation error en_US
dc.subject Limited Taylor series expansion en_US
dc.subject Bulk-driven subthreshold-operated MOS transistors en_US
dc.subject FGMOS devices en_US
dc.title New reducing complexity techniques for computational circuits using bulk-driven subthreshold-operated and FGMOS devices [articol] en_US
dc.type Article en_US


Files in this item

This item appears in the following Collection(s)

Show simple item record

Search DSpace


Advanced Search

Browse

My Account