DSpace Repository

Energy- and reliability-aware mapping for NOC-based architectures [articol]

Show simple item record

dc.contributor.author Reddy, B. Naresh Kumar
dc.date.accessioned 2024-09-11T08:58:27Z
dc.date.available 2024-09-11T08:58:27Z
dc.date.issued 2020
dc.identifier.citation Reddy, B. Naresh Kumar. Energy- and reliability-aware mapping for NOC-based architectures. Timişoara: Editura Politehnica, 2020. en_US
dc.identifier.issn 1582-4594
dc.identifier.uri https://dspace.upt.ro/xmlui/handle/123456789/6525
dc.description.abstract There has been broad research on Task scheduling and mapping on a Multi-Processor System on Chip (MPSoC). In any case, none considers the optimization of communication types, which can fundamentally in uence communication energy and performance. Proposed work targets ongoing ap-plications which are mapped dynamically on NoC based architectures. We address precisely the energy and reliability aware mapping issues for NoC based architectures and propose an e cient technique to solve it. Moreover, the proposed technique takes into consideration new applications to be added to the system with insigni cant inter-processor communication overhead. Ex-perimental results shows that proposed technique gains not only a signi cant reduction in communication energy but also improvement in reliability. en_US
dc.language.iso en en_US
dc.publisher Timișoara : Editura Politehnica en_US
dc.relation.ispartofseries Journal of Electrical Engineering;Vol 20 No 5
dc.subject Multi-Processor System on Chip en_US
dc.subject NOC-based architectures en_US
dc.title Energy- and reliability-aware mapping for NOC-based architectures [articol] en_US
dc.type Article en_US


Files in this item

This item appears in the following Collection(s)

Show simple item record

Search DSpace


Advanced Search

Browse

My Account