DSpace Repository

A novel PDWC-UCO algorithm based optimal placement of buffer in FPGA architecture [articol]

Show simple item record

dc.contributor.author Sridevi, A.
dc.contributor.author Lakshmiprabha, V.
dc.date.accessioned 2024-09-16T08:19:53Z
dc.date.available 2024-09-16T08:19:53Z
dc.date.issued 2020
dc.identifier.citation Sridevi, A.; Lakshmiprabhaj, V.: A novel PDWC-UCO algorithm based optimal placement of buffer in FPGA architecture. Timişoara: Editura Politehnica, 2020. en_US
dc.identifier.issn 1582-4594
dc.identifier.uri https://dspace.upt.ro/xmlui/handle/123456789/6570
dc.description.abstract Clock distribution networks consume a significant amount of the whole chip power budget. Therefore, reduction in the power consumption of the clock networks is a significant objective in high-performance Integrated Circuit (IC) designs. This paper presents a novel Particle Distance Weighted Clustering (PDWC)-Unity Clustering Optimization (UCO) algorithm for the optimal placement of clock buffers in the Field Programmable Gate Array (FPGA) architecture. A novel PDWC algorithm is applied for clustering the logical components based on the minimum distance between components. A UCO algorithm is developed to determine the optimal location for the placement of the buffers. This clustering technique reduces the delay rate of the architecture due to the minimum number of logical components. The overall area and power consumption of the FPGA architecture are reduced due to the optimal placement of the buffers and latches. Our proposed PDWC-UCO algorithm achieves lower delay, power consumption, wire length, latency and skew than the existing Flip-Flop (FF) merging and register clustering algorithms. en_US
dc.language.iso en en_US
dc.relation.ispartofseries Journal of Electrical Engineering;Vol 20 No 4
dc.subject Buffer Placement en_US
dc.subject Clustering en_US
dc.subject Field Programmable Gate Array (FPGA) en_US
dc.subject Particle Distance Weighted Clustering (PDWC) en_US
dc.subject Unity Clustering Optimization (UCO) en_US
dc.title A novel PDWC-UCO algorithm based optimal placement of buffer in FPGA architecture [articol] en_US
dc.type Article en_US


Files in this item

This item appears in the following Collection(s)

Show simple item record

Search DSpace


Advanced Search

Browse

My Account