DSpace Repository

An optimized two inverter tri state - level sensitive scan design [articol]

Show simple item record

dc.contributor.author Suresh Kumar, V.
dc.contributor.author Manimegalai, R.
dc.date.accessioned 2024-10-24T07:32:02Z
dc.date.available 2024-10-24T07:32:02Z
dc.date.issued 2019
dc.identifier.citation Suresh Kumar, V.; Manimegalai, R. An optimized two inverter tri state - level sensitive scan design. Timişoara: Editura Politehnica, 2019. en_US
dc.identifier.issn 1582-4594
dc.identifier.uri https://dspace.upt.ro/xmlui/handle/123456789/6814
dc.description.abstract Scan design provides controllability and observability of internal state variables for the circuit under test and also converts a sequential circuit problem into a combinational one by partitioning the circuit in testing process. Scan design with multiple latches and multiple clocks emerge as a solution for clock skew, jitter issues in contemporary design. Later single-clock, single-latch Level Sensitive Scan Design (LSSD) emerge as the scannable cell for latches, in low power and high performance designs. Recently Tri-state LSSD (TLSSD) emerges with less number of transistors and offers less power consumption than original LSSD. In this paper, an LSSD scan cell which consumes less power and area compared with original single latch LSSD and Tri-state LSSD (TLSSD) is proposed. The proposed LSSD extension of TLSSD has better trade-offs between number of transistors, area and power of less than 28 % compared to the existing TLSSD. en_US
dc.language.iso en en_US
dc.publisher Timișoara : Editura Politehnica en_US
dc.relation.ispartofseries Journal of Electrical Engineering;Vol 19 No 4
dc.subject Scan Design en_US
dc.subject DFT en_US
dc.subject LSSD en_US
dc.subject SRL en_US
dc.title An optimized two inverter tri state - level sensitive scan design [articol] en_US
dc.type Article en_US


Files in this item

This item appears in the following Collection(s)

Show simple item record

Search DSpace


Advanced Search

Browse

My Account