Utilizaţi acest identificator pentru a cita sau a face link la acest document: https://dspace.upt.ro/xmlui/handle/123456789/1232
Titlu: A real time stereo disparity architecture for FPGA/ASIC implementation [articol]
Autori: Moisă, Victor
Iacobescu, Georgică
Jiveţ, Ioan
Subiecte: Real time stereo disparity calculation
SAD algorithm (sum of absolute differences)
FPGA implementation
ASIC implementation
Data publicării: 2010
Editura: Timişoara: Editura Politehnica
Citare: Moisă, Victor. A real time stereo disparity architecture for FPGA/ASIC implementation. Timişoara: Editura Politehnica, 2010
Serie/Nr. raport: Seria electronică şi telecomunicaţii, Tom 55(69), fasc. 2 (2010);
Abstract: The paper presents an original architecture for real time stereo disparity computation. State of the art algorithms in recent reported implementations are analyzed in their adequacy to real time. For the selected SAD (sum of absolute differences) algorithm several improvements are proposed to enhance the disparity calculation. A fully pipelined design is disclosed and details of its implementation in a FPGA are presented. For the disparity computation module a weighting extension is proposed aiming to increase robustness to noise in the images. A post processing filter implementation is also described. Details of VHDL coding and synthesis are not among the objectives of the paper and only an outline is given on its feasibility.
URI: http://primo.upt.ro:1701/primo-explore/search?query=any,contains,A%20real%20time%20stereo%20disparity%20architecture%20for%20FPGA~2FASIC%20implementation&tab=default_tab&search_scope=40TUT&vid=40TUT_V1&lang=ro_RO&offset=0 Link Primo
Colecţia:Articole științifice/Scientific articles

Fişierele documentului:
Fişier Descriere MărimeFormat 
BUPT_ART_Moisă_f.pdf983.14 kBAdobe PDFVizualizare/Deschidere


Documentele din DSpace sunt protejate de legea dreptului de autor, cu toate drepturile rezervate, mai puţin cele indicate în mod explicit.