Please use this identifier to cite or link to this item: https://dspace.upt.ro/xmlui/handle/123456789/1774
Full metadata record
DC FieldValueLanguage
dc.contributor.authorPopa, Cosmin-
dc.date.accessioned2020-05-04T07:15:21Z-
dc.date.accessioned2021-03-01T08:48:56Z-
dc.date.available2020-05-04T07:15:21Z-
dc.date.available2021-03-01T08:48:56Z-
dc.date.issued2006-
dc.identifier.citationPopa, Cosmin. Improved linearity active resistor with negative equivalent resistance. Timişoara: Editura Politehnica, 2006en_US
dc.identifier.urihttp://primo.upt.ro:1701/primo-explore/search?query=any,contains,Improved%20linearity%20active%20resistor%20with%20negative%20equivalent%20resistance&tab=default_tab&search_scope=40TUT&vid=40TUT_V1&lang=ro_RO&offset=0 Link Primo-
dc.description.abstractAn original improved linearization technique for a CMOS active resistor will be further presented. The main advantages of the original proposed implementation are the improved linearity, the small area consumption and the improved frequency response. The new method for linearizing the I(V ) characteristic of the active resistor will be based on a parallel connection of two quasi-ideal circuits opposite excited and different biased, having the result of improving the circuit linearity with about an order of magnitude. Because of this original design technique, the circuit linearity is not affected by the second-order effects that alter the MOS transistor operation. The reduced complexity obtained by using a FGMOS transistor will be made maintaining the compatibility with classical technologies (the classical FGMOS device could be replaced by an original equivalent circuit using exclusively classical MOS devices). The frequency response of the circuit is very good as a result of operating all MOS transistors in the saturation region. In order to design a circuit having a negative equivalent resistance, an original method specific to the proposed implementation of the active resistor circuit will be presented. The circuit is implemented in 0.35µm CMOS technology, the SPICE simulation confirming the theoretical estimated results and showing a linearity error under a percent for an extended input range (±500mV) and for a small value of the supply voltage (±3V) .en_US
dc.language.isoenen_US
dc.publisherTimişoara: Editura Politehnicaen_US
dc.relation.ispartofseriesBuletinul ştiinţific al Universităţii „Politehnica” din Timişoara, România. Seria electronică şi telecomunicaţii, Tom 51(65), fasc. 1 (2006), p. 101-105-
dc.subjectActive resistor circuiten_US
dc.subjectLinearity erroren_US
dc.subjectComplementary functionsen_US
dc.subjectSecond-order effectsen_US
dc.titleImproved linearity active resistor with negative equivalent resistance [articol]en_US
dc.typeArticleen_US
Appears in Collections:Articole științifice/Scientific articles

Files in This Item:
File Description SizeFormat 
BUPT_ART_Popa_f.pdf1.8 MBAdobe PDFView/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.