Please use this identifier to cite or link to this item: https://dspace.upt.ro/xmlui/handle/123456789/6288
Title: Design And Performance Analysis Of TG -CMOS Full Adder For Digital Applications [articol]
Authors: Hemima, R
Ganeshbabu, C
Subjects: Hybrid
Cadence
RCA
PDP
High Speed
CMOS
Issue Date: 2021
Publisher: Timișoara : Editura Politehnica
Citation: Hemima, R.; Ganeshbabu, C. . Design And Performance Analysis Of TG -CMOS Full Adder For Digital Applications. Timişoara: Editura Politehnica, 2021.
Series/Report no.: Journal of Electrical Engineering;Vol 21 No 2
Abstract: In this paper, a hybrid Transmission Gate - CMOS logic (TG-CMOS) single bit full adder is proposed. This proposed full adder replaces the six transistor XNOR in the existing adder with two transistors XNOR and also the carry generation path is modified for better power with good voltage swing. The proposed logic is designed as single bit full adder and implemented with a 16 bit ripple carry adder. The design and simulation are done through cadence virtuoso tool with 180nm, 90nm and 45nm technologies. The performance parameters of the proposed design is compared with the existing adder designs. The Performance analysis of the proposed system shows that it consumed less power and operates in high speed. Also the extended version of proposed full adder ie., 16 bit ripple carry adder works effectively.
URI: https://dspace.upt.ro/xmlui/handle/123456789/6288
ISSN: 1582-4594
Appears in Collections:Articole științifice/Scientific articles

Files in This Item:
File Description SizeFormat 
BUPT_ART_Hemima_f.pdf1.2 MBAdobe PDFView/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.