Please use this identifier to cite or link to this item:
https://dspace.upt.ro/xmlui/handle/123456789/6469
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Karthikeyan, P. | - |
dc.contributor.author | Manthiralakshmanan, M. | - |
dc.contributor.author | Antony Albert, A.V. | - |
dc.date.accessioned | 2024-09-02T10:09:08Z | - |
dc.date.available | 2024-09-02T10:09:08Z | - |
dc.date.issued | 2021 | - |
dc.identifier.citation | Karthikeyan, P.; Manthiralakshmanan, M.; Antony Albert, A.V.: Design and analysis of new logical low power full adder with low power techniques. Timişoara: Editura Politehnica, 2021. | en_US |
dc.identifier.issn | 1582-4594 | - |
dc.identifier.uri | https://dspace.upt.ro/xmlui/handle/123456789/6469 | - |
dc.description.abstract | In this work, a logical 1-bit full adder design employing complementary metal–oxide–semiconductor (CMOS) logic is described. The schematic plan was implemented using Microwind 9.1 version. In this full adder, numbers of transistors are reduced by logicism. Consequently average power and layout area also reduced. The proposed full adder is compared with hybrid full adder utilizing CMOS logic and transmission gate logic. The simulation results of proposed circuit for 1.2-V supply at cmos 0.12μm technology, the average power consumption is 9.079 μW and layout area 213.8μm2 both performance parameters are reduced when compared to hybrid full adder. Hybrid full adder has 14.005 μW power consumption and 299.4 μm2 layout area. Further reducing power the proposed full adder was implemented along with some low power techniques and their results are tabulated. | en_US |
dc.language.iso | en | en_US |
dc.publisher | Timișoara : Editura Politehnica | en_US |
dc.relation.ispartofseries | Journal of Electrical Engineering;Vol 21 No 1 | - |
dc.subject | Logical design | en_US |
dc.subject | Power gating | en_US |
dc.subject | LECTOR | en_US |
dc.subject | ULLC | en_US |
dc.subject | LPSR | en_US |
dc.subject | Low power | en_US |
dc.title | Design and analysis of new logical low power full adder with low power techniques [articol] | en_US |
dc.type | Article | en_US |
Appears in Collections: | Articole științifice/Scientific articles |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
BUPT_ART_Karthikeyan_f.pdf | 579.98 kB | Adobe PDF | View/Open |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.