Utilizaţi acest identificator pentru a cita sau a face link la acest document:
https://dspace.upt.ro/xmlui/handle/123456789/7020
Titlu: | A new approach to design an arithmetic logic unit based on ancient vedic mathematics [articol] |
Autori: | Bharatha Babu, K. Reeba, Korah Swarnalatha, A. |
Subiecte: | Vedic mathematics Nikhilam sutra Urdhva Tiryakbhyam Yavadunam Anurupya ALU Multiplier |
Data publicării: | 2019 |
Editura: | Timișoara : Editura Politehnica |
Citare: | Bharatha Babu, K.; Reeba , Korah; Swarnalatha, A.: A new approach to design an arithmetic logic unit based on ancient vedic mathematics. Timişoara: Editura Politehnica, 2019. |
Serie/Nr. raport: | Journal of Electrical Engineering;Vol 19 No 3 |
Abstract: | ALU is the cardinal functional unit in digital signal processor and embedded system devices which perform complex arithmetic and logical functions. In this paper we propose an ALU architecture (Vedic coprocessor) which is an integral unit of arithmetic and logical unit such as multiplication, division, square, cube, square root and cube root units. Each and every unit has an architecture based on unique Vedic math sutras. This proposed ALU architecture overcomes the existing drawbacks such as high delay, irregular structure of combinational circuits and high power dissipation. Vedic ALU is designed and simulated in XILINX ISE simulator and implemented using Spartan 3 FPGA. The proposed ALU is equivalent to Vedic coprocessor which increases the efficiency of multiprocessor configuration system design. |
URI: | https://dspace.upt.ro/xmlui/handle/123456789/7020 |
ISSN: | 1582-4594 |
Colecţia: | Articole științifice/Scientific articles |
Fişierele documentului:
Fişier | Descriere | Mărime | Format | |
---|---|---|---|---|
BUPT_ART_Babu_f.pdf | 729 kB | Adobe PDF | Vizualizare/Deschidere |
Documentele din DSpace sunt protejate de legea dreptului de autor, cu toate drepturile rezervate, mai puţin cele indicate în mod explicit.