DSpace Repository

Design of low power and area efficient CSD-VHCSE FIR filter using UAS based CSLA-AS [articol]

Show simple item record

dc.contributor.author Bessant, Y.R.Annie
dc.contributor.author Latha, T.
dc.contributor.author Roach, R. Solomon
dc.date.accessioned 2024-10-23T10:48:11Z
dc.date.available 2024-10-23T10:48:11Z
dc.date.issued 2019
dc.identifier.citation Bessant, Y.R.Annie; Latha, T.; Roach, R. Solomon. Design of low power and area efficient CSD-VHCSE FIR filter using UAS based CSLA-AS. Timişoara: Editura Politehnica, 2019. en_US
dc.identifier.issn 1582-4594
dc.identifier.uri https://dspace.upt.ro/xmlui/handle/123456789/6809
dc.description.abstract Digital Filters are the significant component required in most DSP (digital signal processing) applications. This proposed work plays a significant role in low power consumption and reduction in area. Several researchers studied and investigated about reducing the switching activity of the adder blocks and their approaches do not provide better accuracy. To obtain high throughput, as well as low power and area consumption, an improved architecture for efficient Unified Adder/Subtractor (UAS) based Carry SeLect Adder(CSLA) Adder/Subtractor implementation of the digital signal processing parts are preferable. This method performs simultaneous calculation of sum and difference of two operands with less area and low power. This Unified Adder/Subtractor reduces the power consumption of the circuit with at least one order of magnitude compared to a flexible implementation using digital signal processors. The proposed technique helps in reducing the area and power consumption for different orders of filter by 58.5% and 64.9% respectively. The experimental results of Finite Impulse Response (FIR) in the range of 10 -100 taps and the coefficients of 8, 12 and 16 shows the improvement results when compared to the canonical signed digit based vertical and horizontal common sub-expression elimination (VHCSE) algorithm. The simulation results are obtained with the help of Cadence RC tool in TSMC 180 nm technology. en_US
dc.language.iso en en_US
dc.publisher Timișoara : Editura Politehnica en_US
dc.relation.ispartofseries Journal of Electrical Engineering;Vol 19 No 4
dc.subject UAS - Unified Adder/Subtractor en_US
dc.subject Finite Impulse Response (FIR) en_US
dc.subject Multiple constant multiplication en_US
dc.subject Optimization method en_US
dc.subject Canonical Signed Digit (CSD) en_US
dc.title Design of low power and area efficient CSD-VHCSE FIR filter using UAS based CSLA-AS [articol] en_US
dc.type Article en_US


Files in this item

This item appears in the following Collection(s)

Show simple item record

Search DSpace


Advanced Search

Browse

My Account