Utilizaţi acest identificator pentru a cita sau a face link la acest document: https://dspace.upt.ro/xmlui/handle/123456789/1527
Titlu: A new linear systolic array for the VLSI implementation of 2-D IDST [articol]
Autori: Chiper, Doru Florin
Subiecte: Inverse discrete sine transform
Systolic algorithms
Systolic architectures
Data publicării: 2006
Editura: Timişoara: Editura Politehnica
Citare: Chiper, Doru Florin. A new linear systolic array for the VLSI implementation of 2-D IDST. Timişoara: Editura Politehnica, 2006
Serie/Nr. raport: Seria electronică şi telecomunicaţii, Tom 51(65), fasc. 2 (2006)
Abstract: In this paper a new linear VLSI array architecture for the VLSI implementation of the 2-D IDST based on a new systolic array algorithm is proposed. This new design approach uses a new efficient VLSI algorithm. It employs a new formulation of the inverse DST that is mapped on a linear systolic array. Using the proposed systolic array high computing speed is obtained with a low I/O cost. The proposed architecture is characterized by a small number of I/O channels located at the two extreme ends of the array together with a low I/O bandwidth that is independent of the transform length N. The topology of the proposed VLSI architecture is highly modular and regular and uses only local connections. Thus, it is well suited for a VLSI implementation
URI: http://primo.upt.ro:1701/primo-explore/search?query=any,contains,A%20new%20linear%20systolic%20array%20for%20the%20VLSI%20implementation%20of%202-D%20IDST&tab=default_tab&search_scope=40TUT&vid=40TUT_V1&lang=ro_RO&offset=0 Link Primo
Colecţia:Articole științifice/Scientific articles

Fişierele documentului:
Fişier Descriere MărimeFormat 
BUPT_ART_Chiper_f.pdf1.86 MBAdobe PDFVizualizare/Deschidere


Documentele din DSpace sunt protejate de legea dreptului de autor, cu toate drepturile rezervate, mai puţin cele indicate în mod explicit.