Utilizaţi acest identificator pentru a cita sau a face link la acest document: https://dspace.upt.ro/xmlui/handle/123456789/4058
Titlu: Compensated CMOS delay cells over process, voltage and temperature variations [articol]
Autori: Ionaşcu, Cristian
Burdia, Dănuţ
Dimitriu, Bogdan
Data publicării: 2004
Editura: Timişoara : Editura Politehnica
Citare: Ionaşcu, Cristian. Compensated CMOS delay cells over process, voltage and temperature variations. Timişoara: Editura Politehnica, 2004
Serie/Nr. raport: Buletinul ştiinţific al Universităţii „Politehnica” din Timişoara, România. Seria electronică şi telecomunicaţii, Tom 49(63), fasc. 1 (2004), p. 159-163
Abstract: One of the challenges in digital systems is the distribution of the generated on-chip clock with a small uncertainty. In this paper a high performance compensated delay cell concept it is presented. It is based on a current reference, which is almost insensitive to PVT (process, voltage and temperature) variations. Using this current reference the delay value of the compensated delay cell it is nearly constant over temperature range (-55C to 125C) and voltage range (1.62V to 1.98V). Post layout simulation results shows a ratio for the value of the delay between best case corner and worst case corner smaller than 1.5.
URI: http://primo.upt.ro:1701/primo-explore/search?query=any,contains,Compensated%20CMOS%20delay%20cells%20over%20process,%20voltage%20and%20temperature%20variations&tab=default_tab&search_scope=40TUT&vid=40TUT_V1&lang=ro_RO&offset=0 Link Primo
Colecţia:Articole științifice/Scientific articles

Fişierele documentului:
Fişier Descriere MărimeFormat 
BUPT_ART_Ionascu_f.pdf580.91 kBAdobe PDFVizualizare/Deschidere


Documentele din DSpace sunt protejate de legea dreptului de autor, cu toate drepturile rezervate, mai puţin cele indicate în mod explicit.