Please use this identifier to cite or link to this item: https://dspace.upt.ro/xmlui/handle/123456789/6800
Full metadata record
DC FieldValueLanguage
dc.contributor.authorMahendran, P.-
dc.contributor.authorPeriasamy, P.S.-
dc.date.accessioned2024-10-23T08:45:13Z-
dc.date.available2024-10-23T08:45:13Z-
dc.date.issued2019-
dc.identifier.citationMahendran, P.; Periasamy, P.S.: Design and performance analysis of single bit full adder circuit using hybrid technique. Timişoara: Editura Politehnica, 2019.en_US
dc.identifier.issn1582-4594-
dc.identifier.urihttps://dspace.upt.ro/xmlui/handle/123456789/6800-
dc.description.abstractIn this paper, an enhanced single bit full adder circuit is designed using hybrid technique. The hybrid technique is formed by replacing the n-MOS pull down network of constant delay logic with p-MOS pull up network. In the integrated design, the propagation delay of the signals which affect the performance of the circuit and the excessive power dissipation discourages their use in the systems. The glitches are a major component to increase the power consumption and delay in the complex circuit such as arithmetic operations. The proposed hybrid technique is used to remove the glitches in digital circuits which reduce delay, power and has high performance. Delay and Power–delay product is minimized than previous technologies. The 0.25um technology is used to design a circuit. The circuit simulated by using Tanner EDA Tool, 13v. The applied voltage is 1.0V. The simulation result illustrates that the hybrid design techniques have 27.8% of delay reduction compared to dynamic domino logic design and work at a speed of 0.499GHz.en_US
dc.language.isoenen_US
dc.publisherTimișoara : Editura Politehnicaen_US
dc.relation.ispartofseriesJournal of Electrical Engineering;Vol 19 No 4-
dc.subjectSingle bit Full adderen_US
dc.subjectHybrid techniqueen_US
dc.subjectDynamic Domino Logicen_US
dc.subjectConstant Delay logicen_US
dc.subjectn-MOS pull downen_US
dc.subjectp-MOS pull up networken_US
dc.subjectDelayen_US
dc.subjectPoweren_US
dc.titleDesign and performance analysis of single bit full adder circuit using hybrid technique [articol]en_US
dc.typeArticleen_US
Appears in Collections:Articole științifice/Scientific articles

Files in This Item:
File Description SizeFormat 
BUPT_ART_Mahendran_f.pdf1.08 MBAdobe PDFView/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.