Please use this identifier to cite or link to this item: https://dspace.upt.ro/xmlui/handle/123456789/7082
Title: High performance with reduced area 4096 point feedforward FFT architecture for VDSL applications [articol]
Authors: ARUN C A, A.
Periyasamy, B. Prakasam
Subjects: Fast Fourier Transform (FFT)
Pipelined Architecture
Radix-2i algorithm
Coordinate Rotation Digital Computer(CORDIC) and Combined Coefficient Selection
Shift-and-add Implementation (CCSSI)
Issue Date: 2019
Publisher: Timișoara : Editura Politehnica
Citation: ARUN C A,A.; Periyasamy, B. Prakasam. High performance with reduced area 4096 point feedforward FFT architecture for VDSL applications. Timişoara: Editura Politehnica, 2019.
Series/Report no.: Journal of Electrical Engineering;Vol 19 No 2
Abstract: In this paper, a new representation for Fast Fourier Transform (FFT) algorithms based on feedforward FFT architecture is proposed. A 4096 point pipelined Feedforward FFT processor is designed to achieve high throughput for Very high-speed Digital Subscriber Line (VDSL) and IEEE 802.16e standard applications. The proposed hardware architecture has been designed based on reducing the number of rotators and their complexity by finding the efficient distribution of FFT rotations. The proposed 2 - parallel, 4 - parallel and 8 - parallel radix-2k Feedforward MDC architecture is compared with previous FFT architectures. From the analysis the proposed 4- parallel architecture savings the area of rotators increased from 17% to 23% and the proposed 8- parallel architecture save around 23% to 29% with respect to the existing architectures.
URI: https://dspace.upt.ro/xmlui/handle/123456789/7082
ISSN: 1582-4594
Appears in Collections:Articole științifice/Scientific articles

Files in This Item:
File Description SizeFormat 
BUPT_ART_Arun_f.pdf1.23 MBAdobe PDFView/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.