Please use this identifier to cite or link to this item:
https://dspace.upt.ro/xmlui/handle/123456789/1498
Title: | CMOS multiplier circuit with improved linearity [articol] |
Authors: | Popa, Cosmin |
Subjects: | Equivalent FGMOS device Linearization technique Multiplier circuit |
Issue Date: | 2008 |
Publisher: | Timişoara:Editura Politehnica |
Citation: | Popa, Cosmin. CMOS multiplier circuit with improved linearity. Timişoara: Editura Politehnica, 2008 |
Series/Report no.: | Seria electronică şi telecomunicaţii;Tom 53(67), fasc. 1 (2008) |
Abstract: | An original voltage multiplier circuit will be presented. The circuit is implemented in 0.35 µm CMOS technology and, in order to improve its frequency response, it is based exclusively on MOS transistors working in saturation region. The utilization of a FGMOST (Floating Gate MOS Transistor) for replacing the classical MOS devices allows obtaining an important reduction of the circuit complexity and, as a result, of the silicon occupied area. The SPICE simulation using the previous mentioned technological parameters confirms the theoretical estimated results, showing an excellent linearity of the new proposed CMOS voltage multiplier circuit. |
URI: | http://primo.upt.ro:1701/primo-explore/search?query=any,contains,CMOS%20multiplier%20circuit%20with%20improved%20linearity&tab=default_tab&search_scope=40TUT&vid=40TUT_V1&lang=ro_RO&offset=0 Link Primo |
Appears in Collections: | Articole științifice/Scientific articles |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
BUPT_ART_Popa_f.pdf | 1.5 MB | Adobe PDF | View/Open |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.