Please use this identifier to cite or link to this item: https://dspace.upt.ro/xmlui/handle/123456789/1498
Full metadata record
DC FieldValueLanguage
dc.contributor.authorPopa, Cosmin-
dc.date.accessioned2020-04-09T06:16:17Z-
dc.date.accessioned2021-03-01T08:39:34Z-
dc.date.available2020-04-09T06:16:17Z-
dc.date.available2021-03-01T08:39:34Z-
dc.date.issued2008-
dc.identifier.citationPopa, Cosmin. CMOS multiplier circuit with improved linearity. Timişoara: Editura Politehnica, 2008en_US
dc.identifier.urihttp://primo.upt.ro:1701/primo-explore/search?query=any,contains,CMOS%20multiplier%20circuit%20with%20improved%20linearity&tab=default_tab&search_scope=40TUT&vid=40TUT_V1&lang=ro_RO&offset=0 Link Primo-
dc.description.abstractAn original voltage multiplier circuit will be presented. The circuit is implemented in 0.35 µm CMOS technology and, in order to improve its frequency response, it is based exclusively on MOS transistors working in saturation region. The utilization of a FGMOST (Floating Gate MOS Transistor) for replacing the classical MOS devices allows obtaining an important reduction of the circuit complexity and, as a result, of the silicon occupied area. The SPICE simulation using the previous mentioned technological parameters confirms the theoretical estimated results, showing an excellent linearity of the new proposed CMOS voltage multiplier circuit.en_US
dc.language.isoenen_US
dc.publisherTimişoara:Editura Politehnicaen_US
dc.relation.ispartofseriesSeria electronică şi telecomunicaţii;Tom 53(67), fasc. 1 (2008)-
dc.subjectEquivalent FGMOS deviceen_US
dc.subjectLinearization techniqueen_US
dc.subjectMultiplier circuiten_US
dc.titleCMOS multiplier circuit with improved linearity [articol]en_US
dc.typeArticleen_US
Appears in Collections:Articole științifice/Scientific articles

Files in This Item:
File Description SizeFormat 
BUPT_ART_Popa_f.pdf1.5 MBAdobe PDFView/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.